at91_serial.h 6.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145
  1. /*
  2. * File : at91_serial.h
  3. * This file is part of RT-Thread RTOS
  4. * COPYRIGHT (C) 2006, RT-Thread Develop Team
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License along
  17. * with this program; if not, write to the Free Software Foundation, Inc.,
  18. * 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA.
  19. *
  20. * Change Logs:
  21. * Date Author Notes
  22. * 2011-01-13 weety first version
  23. */
  24. #ifndef AT91_SERIAL_H
  25. #define AT91_SERIAL_H
  26. #ifdef __cplusplus
  27. extern "C" {
  28. #endif
  29. #define AT91_US_CR 0x00 /* Control Register */
  30. #define AT91_US_RSTRX (1 << 2) /* Reset Receiver */
  31. #define AT91_US_RSTTX (1 << 3) /* Reset Transmitter */
  32. #define AT91_US_RXEN (1 << 4) /* Receiver Enable */
  33. #define AT91_US_RXDIS (1 << 5) /* Receiver Disable */
  34. #define AT91_US_TXEN (1 << 6) /* Transmitter Enable */
  35. #define AT91_US_TXDIS (1 << 7) /* Transmitter Disable */
  36. #define AT91_US_RSTSTA (1 << 8) /* Reset Status Bits */
  37. #define AT91_US_STTBRK (1 << 9) /* Start Break */
  38. #define AT91_US_STPBRK (1 << 10) /* Stop Break */
  39. #define AT91_US_STTTO (1 << 11) /* Start Time-out */
  40. #define AT91_US_SENDA (1 << 12) /* Send Address */
  41. #define AT91_US_RSTIT (1 << 13) /* Reset Iterations */
  42. #define AT91_US_RSTNACK (1 << 14) /* Reset Non Acknowledge */
  43. #define AT91_US_RETTO (1 << 15) /* Rearm Time-out */
  44. #define AT91_US_DTREN (1 << 16) /* Data Terminal Ready Enable [AT91RM9200 only] */
  45. #define AT91_US_DTRDIS (1 << 17) /* Data Terminal Ready Disable [AT91RM9200 only] */
  46. #define AT91_US_RTSEN (1 << 18) /* Request To Send Enable */
  47. #define AT91_US_RTSDIS (1 << 19) /* Request To Send Disable */
  48. #define AT91_US_MR 0x04 /* Mode Register */
  49. #define AT91_US_USMODE (0xf << 0) /* Mode of the USART */
  50. #define AT91_US_USMODE_NORMAL 0
  51. #define AT91_US_USMODE_RS485 1
  52. #define AT91_US_USMODE_HWHS 2
  53. #define AT91_US_USMODE_MODEM 3
  54. #define AT91_US_USMODE_ISO7816_T0 4
  55. #define AT91_US_USMODE_ISO7816_T1 6
  56. #define AT91_US_USMODE_IRDA 8
  57. #define AT91_US_USCLKS (3 << 4) /* Clock Selection */
  58. #define AT91_US_USCLKS_MCK (0 << 4)
  59. #define AT91_US_USCLKS_MCK_DIV8 (1 << 4)
  60. #define AT91_US_USCLKS_SCK (3 << 4)
  61. #define AT91_US_CHRL (3 << 6) /* Character Length */
  62. #define AT91_US_CHRL_5 (0 << 6)
  63. #define AT91_US_CHRL_6 (1 << 6)
  64. #define AT91_US_CHRL_7 (2 << 6)
  65. #define AT91_US_CHRL_8 (3 << 6)
  66. #define AT91_US_SYNC (1 << 8) /* Synchronous Mode Select */
  67. #define AT91_US_PAR (7 << 9) /* Parity Type */
  68. #define AT91_US_PAR_EVEN (0 << 9)
  69. #define AT91_US_PAR_ODD (1 << 9)
  70. #define AT91_US_PAR_SPACE (2 << 9)
  71. #define AT91_US_PAR_MARK (3 << 9)
  72. #define AT91_US_PAR_NONE (4 << 9)
  73. #define AT91_US_PAR_MULTI_DROP (6 << 9)
  74. #define AT91_US_NBSTOP (3 << 12) /* Number of Stop Bits */
  75. #define AT91_US_NBSTOP_1 (0 << 12)
  76. #define AT91_US_NBSTOP_1_5 (1 << 12)
  77. #define AT91_US_NBSTOP_2 (2 << 12)
  78. #define AT91_US_CHMODE (3 << 14) /* Channel Mode */
  79. #define AT91_US_CHMODE_NORMAL (0 << 14)
  80. #define AT91_US_CHMODE_ECHO (1 << 14)
  81. #define AT91_US_CHMODE_LOC_LOOP (2 << 14)
  82. #define AT91_US_CHMODE_REM_LOOP (3 << 14)
  83. #define AT91_US_MSBF (1 << 16) /* Bit Order */
  84. #define AT91_US_MODE9 (1 << 17) /* 9-bit Character Length */
  85. #define AT91_US_CLKO (1 << 18) /* Clock Output Select */
  86. #define AT91_US_OVER (1 << 19) /* Oversampling Mode */
  87. #define AT91_US_INACK (1 << 20) /* Inhibit Non Acknowledge */
  88. #define AT91_US_DSNACK (1 << 21) /* Disable Successive NACK */
  89. #define AT91_US_MAX_ITER (7 << 24) /* Max Iterations */
  90. #define AT91_US_FILTER (1 << 28) /* Infrared Receive Line Filter */
  91. #define AT91_US_IER 0x08 /* Interrupt Enable Register */
  92. #define AT91_US_RXRDY (1 << 0) /* Receiver Ready */
  93. #define AT91_US_TXRDY (1 << 1) /* Transmitter Ready */
  94. #define AT91_US_RXBRK (1 << 2) /* Break Received / End of Break */
  95. #define AT91_US_ENDRX (1 << 3) /* End of Receiver Transfer */
  96. #define AT91_US_ENDTX (1 << 4) /* End of Transmitter Transfer */
  97. #define AT91_US_OVRE (1 << 5) /* Overrun Error */
  98. #define AT91_US_FRAME (1 << 6) /* Framing Error */
  99. #define AT91_US_PARE (1 << 7) /* Parity Error */
  100. #define AT91_US_TIMEOUT (1 << 8) /* Receiver Time-out */
  101. #define AT91_US_TXEMPTY (1 << 9) /* Transmitter Empty */
  102. #define AT91_US_ITERATION (1 << 10) /* Max number of Repetitions Reached */
  103. #define AT91_US_TXBUFE (1 << 11) /* Transmission Buffer Empty */
  104. #define AT91_US_RXBUFF (1 << 12) /* Reception Buffer Full */
  105. #define AT91_US_NACK (1 << 13) /* Non Acknowledge */
  106. #define AT91_US_RIIC (1 << 16) /* Ring Indicator Input Change [AT91RM9200 only] */
  107. #define AT91_US_DSRIC (1 << 17) /* Data Set Ready Input Change [AT91RM9200 only] */
  108. #define AT91_US_DCDIC (1 << 18) /* Data Carrier Detect Input Change [AT91RM9200 only] */
  109. #define AT91_US_CTSIC (1 << 19) /* Clear to Send Input Change */
  110. #define AT91_US_RI (1 << 20) /* RI */
  111. #define AT91_US_DSR (1 << 21) /* DSR */
  112. #define AT91_US_DCD (1 << 22) /* DCD */
  113. #define AT91_US_CTS (1 << 23) /* CTS */
  114. #define AT91_US_IDR 0x0c /* Interrupt Disable Register */
  115. #define AT91_US_IMR 0x10 /* Interrupt Mask Register */
  116. #define AT91_US_CSR 0x14 /* Channel Status Register */
  117. #define AT91_US_RHR 0x18 /* Receiver Holding Register */
  118. #define AT91_US_THR 0x1c /* Transmitter Holding Register */
  119. #define AT91_US_SYNH (1 << 15) /* Transmit/Receive Sync [AT91SAM9261 only] */
  120. #define AT91_US_BRGR 0x20 /* Baud Rate Generator Register */
  121. #define AT91_US_CD (0xffff << 0) /* Clock Divider */
  122. #define AT91_US_RTOR 0x24 /* Receiver Time-out Register */
  123. #define AT91_US_TO (0xffff << 0) /* Time-out Value */
  124. #define AT91_US_TTGR 0x28 /* Transmitter Timeguard Register */
  125. #define AT91_US_TG (0xff << 0) /* Timeguard Value */
  126. #define AT91_US_FIDI 0x40 /* FI DI Ratio Register */
  127. #define AT91_US_NER 0x44 /* Number of Errors Register */
  128. #define AT91_US_IF 0x4c /* IrDA Filter Register */
  129. #ifdef __cplusplus
  130. }
  131. #endif
  132. #endif