at91sam926x.h 7.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226
  1. /*
  2. * File : at91sam926x.h
  3. * This file is part of RT-Thread RTOS
  4. * COPYRIGHT (C) 2006, RT-Thread Develop Team
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License along
  17. * with this program; if not, write to the Free Software Foundation, Inc.,
  18. * 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA.
  19. *
  20. * Change Logs:
  21. * Date Author Notes
  22. * 2011-01-13 weety first version
  23. */
  24. #ifndef AT91SAM9260_H
  25. #define AT91SAM9260_H
  26. #ifdef __cplusplus
  27. extern "C" {
  28. #endif
  29. #include <rtthread.h>
  30. #include "at91_aic.h"
  31. #include "at91_pit.h"
  32. #include "at91_pmc.h"
  33. #include "at91_rstc.h"
  34. #include "at91_shdwc.h"
  35. #include "at91sam9260_matrix.h"
  36. #include "at91_pio.h"
  37. #include "at91_serial.h"
  38. #include "at91_tc.h"
  39. #include "at91_pdc.h"
  40. #include "io.h"
  41. #include "irq.h"
  42. #include "gpio.h"
  43. /*
  44. * Peripheral identifiers/interrupts.
  45. */
  46. #define AT91_ID_FIQ 0 /* Advanced Interrupt Controller (FIQ) */
  47. #define AT91_ID_SYS 1 /* System Peripherals */
  48. #define AT91SAM9260_ID_PIOA 2 /* Parallel IO Controller A */
  49. #define AT91SAM9260_ID_PIOB 3 /* Parallel IO Controller B */
  50. #define AT91SAM9260_ID_PIOC 4 /* Parallel IO Controller C */
  51. #define AT91SAM9260_ID_ADC 5 /* Analog-to-Digital Converter */
  52. #define AT91SAM9260_ID_US0 6 /* USART 0 */
  53. #define AT91SAM9260_ID_US1 7 /* USART 1 */
  54. #define AT91SAM9260_ID_US2 8 /* USART 2 */
  55. #define AT91SAM9260_ID_MCI 9 /* Multimedia Card Interface */
  56. #define AT91SAM9260_ID_UDP 10 /* USB Device Port */
  57. #define AT91SAM9260_ID_TWI 11 /* Two-Wire Interface */
  58. #define AT91SAM9260_ID_SPI0 12 /* Serial Peripheral Interface 0 */
  59. #define AT91SAM9260_ID_SPI1 13 /* Serial Peripheral Interface 1 */
  60. #define AT91SAM9260_ID_SSC 14 /* Serial Synchronous Controller */
  61. #define AT91SAM9260_ID_TC0 17 /* Timer Counter 0 */
  62. #define AT91SAM9260_ID_TC1 18 /* Timer Counter 1 */
  63. #define AT91SAM9260_ID_TC2 19 /* Timer Counter 2 */
  64. #define AT91SAM9260_ID_UHP 20 /* USB Host port */
  65. #define AT91SAM9260_ID_EMAC 21 /* Ethernet */
  66. #define AT91SAM9260_ID_ISI 22 /* Image Sensor Interface */
  67. #define AT91SAM9260_ID_US3 23 /* USART 3 */
  68. #define AT91SAM9260_ID_US4 24 /* USART 4 */
  69. #define AT91SAM9260_ID_US5 25 /* USART 5 */
  70. #define AT91SAM9260_ID_TC3 26 /* Timer Counter 3 */
  71. #define AT91SAM9260_ID_TC4 27 /* Timer Counter 4 */
  72. #define AT91SAM9260_ID_TC5 28 /* Timer Counter 5 */
  73. #define AT91SAM9260_ID_IRQ0 29 /* Advanced Interrupt Controller (IRQ0) */
  74. #define AT91SAM9260_ID_IRQ1 30 /* Advanced Interrupt Controller (IRQ1) */
  75. #define AT91SAM9260_ID_IRQ2 31 /* Advanced Interrupt Controller (IRQ2) */
  76. /*
  77. * User Peripheral physical base addresses.
  78. */
  79. #define AT91SAM9260_BASE_TCB0 0xfffa0000
  80. #define AT91SAM9260_BASE_TC0 0xfffa0000
  81. #define AT91SAM9260_BASE_TC1 0xfffa0040
  82. #define AT91SAM9260_BASE_TC2 0xfffa0080
  83. #define AT91SAM9260_BASE_UDP 0xfffa4000
  84. #define AT91SAM9260_BASE_MCI 0xfffa8000
  85. #define AT91SAM9260_BASE_TWI 0xfffac000
  86. #define AT91SAM9260_BASE_US0 0xfffb0000
  87. #define AT91SAM9260_BASE_US1 0xfffb4000
  88. #define AT91SAM9260_BASE_US2 0xfffb8000
  89. #define AT91SAM9260_BASE_SSC 0xfffbc000
  90. #define AT91SAM9260_BASE_ISI 0xfffc0000
  91. #define AT91SAM9260_BASE_EMAC 0xfffc4000
  92. #define AT91SAM9260_BASE_SPI0 0xfffc8000
  93. #define AT91SAM9260_BASE_SPI1 0xfffcc000
  94. #define AT91SAM9260_BASE_US3 0xfffd0000
  95. #define AT91SAM9260_BASE_US4 0xfffd4000
  96. #define AT91SAM9260_BASE_US5 0xfffd8000
  97. #define AT91SAM9260_BASE_TCB1 0xfffdc000
  98. #define AT91SAM9260_BASE_TC3 0xfffdc000
  99. #define AT91SAM9260_BASE_TC4 0xfffdc040
  100. #define AT91SAM9260_BASE_TC5 0xfffdc080
  101. #define AT91SAM9260_BASE_ADC 0xfffe0000
  102. #define AT91_BASE_SYS 0xffffe800
  103. #define AT91SAM9260_BASE_DBGU 0xfffff200
  104. /*
  105. * System Peripherals (offset from AT91_BASE_SYS)
  106. */
  107. #define AT91_ECC (0xffffe800 - AT91_BASE_SYS)
  108. #define AT91_SDRAMC (0xffffea00 - AT91_BASE_SYS)
  109. #define AT91_SMC (0xffffec00 - AT91_BASE_SYS)
  110. #define AT91_MATRIX (0xffffee00 - AT91_BASE_SYS)
  111. #define AT91_CCFG (0xffffef10 - AT91_BASE_SYS)
  112. #define AT91_AIC (0xfffff000 - AT91_BASE_SYS)
  113. #define AT91_DBGU (0xfffff200 - AT91_BASE_SYS)
  114. #define AT91_PIOA (0xfffff400 - AT91_BASE_SYS)
  115. #define AT91_PIOB (0xfffff600 - AT91_BASE_SYS)
  116. #define AT91_PIOC (0xfffff800 - AT91_BASE_SYS)
  117. #define AT91_PMC (0xfffffc00 - AT91_BASE_SYS)
  118. #define AT91_RSTC (0xfffffd00 - AT91_BASE_SYS)
  119. #define AT91_SHDWC (0xfffffd10 - AT91_BASE_SYS)
  120. #define AT91_RTT (0xfffffd20 - AT91_BASE_SYS)
  121. #define AT91_PIT (0xfffffd30 - AT91_BASE_SYS)
  122. #define AT91_WDT (0xfffffd40 - AT91_BASE_SYS)
  123. #define AT91_GPBR (0xfffffd50 - AT91_BASE_SYS)
  124. /*
  125. * Internal Memory.
  126. */
  127. #define AT91SAM9260_ROM_BASE 0x00100000 /* Internal ROM base address */
  128. #define AT91SAM9260_ROM_SIZE SZ_32K /* Internal ROM size (32Kb) */
  129. #define AT91SAM9260_SRAM0_BASE 0x00200000 /* Internal SRAM 0 base address */
  130. #define AT91SAM9260_SRAM0_SIZE SZ_4K /* Internal SRAM 0 size (4Kb) */
  131. #define AT91SAM9260_SRAM1_BASE 0x00300000 /* Internal SRAM 1 base address */
  132. #define AT91SAM9260_SRAM1_SIZE SZ_4K /* Internal SRAM 1 size (4Kb) */
  133. #define AT91SAM9260_UHP_BASE 0x00500000 /* USB Host controller */
  134. #define AT91SAM9XE_FLASH_BASE 0x00200000 /* Internal FLASH base address */
  135. #define AT91SAM9XE_SRAM_BASE 0x00300000 /* Internal SRAM base address */
  136. #define AT91SAM9G20_ROM_BASE 0x00100000 /* Internal ROM base address */
  137. #define AT91SAM9G20_ROM_SIZE SZ_32K /* Internal ROM size (32Kb) */
  138. #define AT91SAM9G20_SRAM0_BASE 0x00200000 /* Internal SRAM 0 base address */
  139. #define AT91SAM9G20_SRAM0_SIZE SZ_16K /* Internal SRAM 0 size (16Kb) */
  140. #define AT91SAM9G20_SRAM1_BASE 0x00300000 /* Internal SRAM 1 base address */
  141. #define AT91SAM9G20_SRAM1_SIZE SZ_16K /* Internal SRAM 1 size (16Kb) */
  142. #define AT91SAM9G20_UHP_BASE 0x00500000 /* USB Host controller */
  143. /* Serial ports */
  144. #define ATMEL_MAX_UART 7 /* 6 USART3's and one DBGU port (SAM9260) */
  145. /* External Memory Map */
  146. #define AT91_CHIPSELECT_0 0x10000000
  147. #define AT91_CHIPSELECT_1 0x20000000
  148. #define AT91_CHIPSELECT_2 0x30000000
  149. #define AT91_CHIPSELECT_3 0x40000000
  150. #define AT91_CHIPSELECT_4 0x50000000
  151. #define AT91_CHIPSELECT_5 0x60000000
  152. #define AT91_CHIPSELECT_6 0x70000000
  153. #define AT91_CHIPSELECT_7 0x80000000
  154. /* SDRAM */
  155. #define AT91_SDRAM_BASE AT91_CHIPSELECT_1
  156. /* Clocks */
  157. #define AT91_SLOW_CLOCK 32768 /* slow clock */
  158. /*****************************/
  159. /* CPU Mode */
  160. /*****************************/
  161. #define USERMODE 0x10
  162. #define FIQMODE 0x11
  163. #define IRQMODE 0x12
  164. #define SVCMODE 0x13
  165. #define ABORTMODE 0x17
  166. #define UNDEFMODE 0x1b
  167. #define MODEMASK 0x1f
  168. #define NOINT 0xc0
  169. struct rt_hw_register
  170. {
  171. rt_uint32_t r0;
  172. rt_uint32_t r1;
  173. rt_uint32_t r2;
  174. rt_uint32_t r3;
  175. rt_uint32_t r4;
  176. rt_uint32_t r5;
  177. rt_uint32_t r6;
  178. rt_uint32_t r7;
  179. rt_uint32_t r8;
  180. rt_uint32_t r9;
  181. rt_uint32_t r10;
  182. rt_uint32_t fp;
  183. rt_uint32_t ip;
  184. rt_uint32_t sp;
  185. rt_uint32_t lr;
  186. rt_uint32_t pc;
  187. rt_uint32_t cpsr;
  188. rt_uint32_t ORIG_r0;
  189. };
  190. #define ARRAY_SIZE(x) (sizeof(x) / sizeof((x)[0]))
  191. extern struct clk *clk_get(const char *id);
  192. extern rt_uint32_t clk_get_rate(struct clk *clk);
  193. extern void rt_hw_clock_init(void);
  194. #ifdef __cplusplus
  195. }
  196. #endif
  197. #endif