1
0

drv_gpio.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580
  1. /*
  2. * File : drv_gpio.c
  3. * This file is part of RT-Thread RTOS
  4. * COPYRIGHT (C) 2015, RT-Thread Development Team
  5. *
  6. * The license and distribution terms for this file may be
  7. * found in the file LICENSE in this distribution or at
  8. * http://www.rt-thread.org/license/LICENSE
  9. *
  10. * Change Logs:
  11. * Date Author Notes
  12. * 2017-10-20 ZYH the first version
  13. * 2018-04-23 misonyo port to gd32f30x
  14. */
  15. #include "drv_gpio.h"
  16. #include <rtdevice.h>
  17. #include <rthw.h>
  18. #include "gd32f30x.h"
  19. #include "gd32f30x_exti.h"
  20. #ifdef RT_USING_PIN
  21. #define __GD32_PIN(index, port, pin) {index, RCU_GPIO##port, GPIO##port, \
  22. GPIO_PIN_##pin, GPIO_PORT_SOURCE_GPIO##port, GPIO_PIN_SOURCE_##pin}
  23. #define __GD32_PIN_DEFAULT {-1, (rcu_periph_enum)0, 0, 0, 0, 0}
  24. /* GD32 GPIO driver */
  25. struct pin_index
  26. {
  27. rt_int16_t index;
  28. rcu_periph_enum clk;
  29. rt_uint32_t gpio_periph;
  30. rt_uint32_t pin;
  31. rt_uint8_t port_src;
  32. rt_uint8_t pin_src;
  33. };
  34. static const struct pin_index pins[] =
  35. {
  36. __GD32_PIN_DEFAULT,
  37. __GD32_PIN(1, E, 2),
  38. __GD32_PIN(2, E, 3),
  39. __GD32_PIN(3, E, 4),
  40. __GD32_PIN(4, E, 5),
  41. __GD32_PIN(5, E, 6),
  42. __GD32_PIN_DEFAULT,
  43. __GD32_PIN(7, C, 13),
  44. __GD32_PIN(8, C, 14),
  45. __GD32_PIN(9, C, 15),
  46. __GD32_PIN(10, F, 0),
  47. __GD32_PIN(11, F, 1),
  48. __GD32_PIN(12, F, 2),
  49. __GD32_PIN(13, F, 3),
  50. __GD32_PIN(14, F, 4),
  51. __GD32_PIN(15, F, 5),
  52. __GD32_PIN_DEFAULT,
  53. __GD32_PIN_DEFAULT,
  54. __GD32_PIN(18, F, 6),
  55. __GD32_PIN(19, F, 7),
  56. __GD32_PIN(20, F, 8),
  57. __GD32_PIN(21, F, 9),
  58. __GD32_PIN(22, F, 10),
  59. __GD32_PIN_DEFAULT,
  60. __GD32_PIN_DEFAULT,
  61. __GD32_PIN_DEFAULT,
  62. __GD32_PIN(26, C, 0),
  63. __GD32_PIN(27, C, 1),
  64. __GD32_PIN(28, C, 2),
  65. __GD32_PIN(29, C, 3),
  66. __GD32_PIN_DEFAULT,
  67. __GD32_PIN_DEFAULT,
  68. __GD32_PIN_DEFAULT,
  69. __GD32_PIN_DEFAULT,
  70. __GD32_PIN(34, A, 0),
  71. __GD32_PIN(35, A, 1),
  72. __GD32_PIN(36, A, 2),
  73. __GD32_PIN(37, A, 3),
  74. __GD32_PIN_DEFAULT,
  75. __GD32_PIN_DEFAULT,
  76. __GD32_PIN(40, A, 4),
  77. __GD32_PIN(41, A, 5),
  78. __GD32_PIN(42, A, 6),
  79. __GD32_PIN(43, A, 7),
  80. __GD32_PIN(44, C, 4),
  81. __GD32_PIN(45, C, 5),
  82. __GD32_PIN(46, B, 0),
  83. __GD32_PIN(47, B, 1),
  84. __GD32_PIN(48, B, 2),
  85. __GD32_PIN(49, F, 11),
  86. __GD32_PIN(50, F, 12),
  87. __GD32_PIN_DEFAULT,
  88. __GD32_PIN_DEFAULT,
  89. __GD32_PIN(53, F, 13),
  90. __GD32_PIN(54, F, 14),
  91. __GD32_PIN(55, F, 15),
  92. __GD32_PIN(56, G, 0),
  93. __GD32_PIN(57, G, 1),
  94. __GD32_PIN(58, E, 7),
  95. __GD32_PIN(59, E, 8),
  96. __GD32_PIN(60, E, 9),
  97. __GD32_PIN_DEFAULT,
  98. __GD32_PIN_DEFAULT,
  99. __GD32_PIN(63, E, 10),
  100. __GD32_PIN(64, E, 11),
  101. __GD32_PIN(65, E, 12),
  102. __GD32_PIN(66, E, 13),
  103. __GD32_PIN(67, E, 14),
  104. __GD32_PIN(68, E, 15),
  105. __GD32_PIN(69, B, 10),
  106. __GD32_PIN(70, B, 11),
  107. __GD32_PIN_DEFAULT,
  108. __GD32_PIN_DEFAULT,
  109. __GD32_PIN(73, B, 12),
  110. __GD32_PIN(74, B, 13),
  111. __GD32_PIN(75, B, 14),
  112. __GD32_PIN(76, B, 15),
  113. __GD32_PIN(77, D, 8),
  114. __GD32_PIN(78, D, 9),
  115. __GD32_PIN(79, D, 10),
  116. __GD32_PIN(80, D, 11),
  117. __GD32_PIN(81, D, 12),
  118. __GD32_PIN(82, D, 13),
  119. __GD32_PIN_DEFAULT,
  120. __GD32_PIN_DEFAULT,
  121. __GD32_PIN(85, D, 14),
  122. __GD32_PIN(86, D, 15),
  123. __GD32_PIN(87, G, 2),
  124. __GD32_PIN(88, G, 3),
  125. __GD32_PIN(89, G, 4),
  126. __GD32_PIN(90, G, 5),
  127. __GD32_PIN(91, G, 6),
  128. __GD32_PIN(92, G, 7),
  129. __GD32_PIN(93, G, 8),
  130. __GD32_PIN_DEFAULT,
  131. __GD32_PIN_DEFAULT,
  132. __GD32_PIN(96, C, 6),
  133. __GD32_PIN(97, C, 7),
  134. __GD32_PIN(98, C, 8),
  135. __GD32_PIN(99, C, 9),
  136. __GD32_PIN(100, A, 8),
  137. __GD32_PIN(101, A, 9),
  138. __GD32_PIN(102, A, 10),
  139. __GD32_PIN(103, A, 11),
  140. __GD32_PIN(104, A, 12),
  141. __GD32_PIN(105, A, 13),
  142. __GD32_PIN_DEFAULT,
  143. __GD32_PIN_DEFAULT,
  144. __GD32_PIN_DEFAULT,
  145. __GD32_PIN(109, A, 14),
  146. __GD32_PIN(110, A, 15),
  147. __GD32_PIN(111, C, 10),
  148. __GD32_PIN(112, C, 11),
  149. __GD32_PIN(113, C, 12),
  150. __GD32_PIN(114, D, 0),
  151. __GD32_PIN(115, D, 1),
  152. __GD32_PIN(116, D, 2),
  153. __GD32_PIN(117, D, 3),
  154. __GD32_PIN(118, D, 4),
  155. __GD32_PIN(119, D, 5),
  156. __GD32_PIN_DEFAULT,
  157. __GD32_PIN_DEFAULT,
  158. __GD32_PIN(122, D, 6),
  159. __GD32_PIN(123, D, 7),
  160. __GD32_PIN(124, G, 9),
  161. __GD32_PIN(125, G, 10),
  162. __GD32_PIN(126, G, 11),
  163. __GD32_PIN(127, G, 12),
  164. __GD32_PIN(128, G, 13),
  165. __GD32_PIN(129, G, 14),
  166. __GD32_PIN_DEFAULT,
  167. __GD32_PIN_DEFAULT,
  168. __GD32_PIN(132, G, 15),
  169. __GD32_PIN(133, B, 3),
  170. __GD32_PIN(134, B, 4),
  171. __GD32_PIN(135, B, 5),
  172. __GD32_PIN(136, B, 6),
  173. __GD32_PIN(137, B, 7),
  174. __GD32_PIN_DEFAULT,
  175. __GD32_PIN(139, B, 8),
  176. __GD32_PIN(140, B, 9),
  177. __GD32_PIN(141, E, 0),
  178. __GD32_PIN(142, E, 1),
  179. __GD32_PIN_DEFAULT,
  180. __GD32_PIN_DEFAULT,
  181. };
  182. struct pin_irq_map
  183. {
  184. rt_uint16_t pinbit;
  185. IRQn_Type irqno;
  186. };
  187. static const struct pin_irq_map pin_irq_map[] =
  188. {
  189. {GPIO_PIN_0, EXTI0_IRQn},
  190. {GPIO_PIN_1, EXTI1_IRQn},
  191. {GPIO_PIN_2, EXTI2_IRQn},
  192. {GPIO_PIN_3, EXTI3_IRQn},
  193. {GPIO_PIN_4, EXTI4_IRQn},
  194. {GPIO_PIN_5, EXTI5_9_IRQn},
  195. {GPIO_PIN_6, EXTI5_9_IRQn},
  196. {GPIO_PIN_7, EXTI5_9_IRQn},
  197. {GPIO_PIN_8, EXTI5_9_IRQn},
  198. {GPIO_PIN_9, EXTI5_9_IRQn},
  199. {GPIO_PIN_10, EXTI10_15_IRQn},
  200. {GPIO_PIN_11, EXTI10_15_IRQn},
  201. {GPIO_PIN_12, EXTI10_15_IRQn},
  202. {GPIO_PIN_13, EXTI10_15_IRQn},
  203. {GPIO_PIN_14, EXTI10_15_IRQn},
  204. {GPIO_PIN_15, EXTI10_15_IRQn},
  205. };
  206. struct rt_pin_irq_hdr pin_irq_hdr_tab[] =
  207. {
  208. {-1, 0, RT_NULL, RT_NULL},
  209. {-1, 0, RT_NULL, RT_NULL},
  210. {-1, 0, RT_NULL, RT_NULL},
  211. {-1, 0, RT_NULL, RT_NULL},
  212. {-1, 0, RT_NULL, RT_NULL},
  213. {-1, 0, RT_NULL, RT_NULL},
  214. {-1, 0, RT_NULL, RT_NULL},
  215. {-1, 0, RT_NULL, RT_NULL},
  216. {-1, 0, RT_NULL, RT_NULL},
  217. {-1, 0, RT_NULL, RT_NULL},
  218. {-1, 0, RT_NULL, RT_NULL},
  219. {-1, 0, RT_NULL, RT_NULL},
  220. {-1, 0, RT_NULL, RT_NULL},
  221. {-1, 0, RT_NULL, RT_NULL},
  222. {-1, 0, RT_NULL, RT_NULL},
  223. {-1, 0, RT_NULL, RT_NULL},
  224. };
  225. #define ITEM_NUM(items) sizeof(items) / sizeof(items[0])
  226. const struct pin_index *get_pin(rt_uint8_t pin)
  227. {
  228. const struct pin_index *index;
  229. if (pin < ITEM_NUM(pins))
  230. {
  231. index = &pins[pin];
  232. if (index->index == -1)
  233. index = RT_NULL;
  234. }
  235. else
  236. {
  237. index = RT_NULL;
  238. }
  239. return index;
  240. };
  241. void gd32_pin_mode(rt_device_t dev, rt_base_t pin, rt_base_t mode)
  242. {
  243. const struct pin_index *index;
  244. rt_uint32_t pin_mode;
  245. index = get_pin(pin);
  246. if (index == RT_NULL)
  247. {
  248. return;
  249. }
  250. /* GPIO Periph clock enable */
  251. rcu_periph_clock_enable(index->clk);
  252. pin_mode = GPIO_MODE_OUT_PP;
  253. switch(mode)
  254. {
  255. case PIN_MODE_OUTPUT:
  256. /* output setting */
  257. pin_mode = GPIO_MODE_OUT_PP;
  258. break;
  259. case PIN_MODE_OUTPUT_OD:
  260. /* output setting: od. */
  261. pin_mode = GPIO_MODE_OUT_OD;
  262. break;
  263. case PIN_MODE_INPUT:
  264. /* input setting: not pull. */
  265. pin_mode = GPIO_MODE_IN_FLOATING;
  266. break;
  267. case PIN_MODE_INPUT_PULLUP:
  268. /* input setting: pull up. */
  269. pin_mode = GPIO_MODE_IPU;
  270. break;
  271. case PIN_MODE_INPUT_PULLDOWN:
  272. /* input setting: pull down. */
  273. pin_mode = GPIO_MODE_IPD;
  274. break;
  275. default:
  276. break;
  277. }
  278. gpio_init(index->gpio_periph, pin_mode, GPIO_OSPEED_50MHZ, index->pin);
  279. }
  280. void gd32_pin_write(rt_device_t dev, rt_base_t pin, rt_base_t value)
  281. {
  282. const struct pin_index *index;
  283. index = get_pin(pin);
  284. if (index == RT_NULL)
  285. {
  286. return;
  287. }
  288. gpio_bit_write(index->gpio_periph, index->pin, (bit_status)value);
  289. }
  290. int gd32_pin_read(rt_device_t dev, rt_base_t pin)
  291. {
  292. int value;
  293. const struct pin_index *index;
  294. value = PIN_LOW;
  295. index = get_pin(pin);
  296. if (index == RT_NULL)
  297. {
  298. return value;
  299. }
  300. value = gpio_input_bit_get(index->gpio_periph, index->pin);
  301. return value;
  302. }
  303. rt_inline rt_int32_t bit2bitno(rt_uint32_t bit)
  304. {
  305. rt_uint8_t i;
  306. for (i = 0; i < 32; i++)
  307. {
  308. if ((0x01 << i) == bit)
  309. {
  310. return i;
  311. }
  312. }
  313. return -1;
  314. }
  315. rt_inline const struct pin_irq_map *get_pin_irq_map(rt_uint32_t pinbit)
  316. {
  317. rt_int32_t mapindex = bit2bitno(pinbit);
  318. if (mapindex < 0 || mapindex >= ITEM_NUM(pin_irq_map))
  319. {
  320. return RT_NULL;
  321. }
  322. return &pin_irq_map[mapindex];
  323. };
  324. rt_err_t gd32_pin_attach_irq(struct rt_device *device, rt_int32_t pin,
  325. rt_uint32_t mode, void (*hdr)(void *args), void *args)
  326. {
  327. const struct pin_index *index;
  328. rt_base_t level;
  329. rt_int32_t hdr_index = -1;
  330. index = get_pin(pin);
  331. if (index == RT_NULL)
  332. {
  333. return RT_EINVAL;
  334. }
  335. hdr_index = bit2bitno(index->pin);
  336. if (hdr_index < 0 || hdr_index >= ITEM_NUM(pin_irq_map))
  337. {
  338. return RT_EINVAL;
  339. }
  340. level = rt_hw_interrupt_disable();
  341. if (pin_irq_hdr_tab[hdr_index].pin == pin &&
  342. pin_irq_hdr_tab[hdr_index].hdr == hdr &&
  343. pin_irq_hdr_tab[hdr_index].mode == mode &&
  344. pin_irq_hdr_tab[hdr_index].args == args)
  345. {
  346. rt_hw_interrupt_enable(level);
  347. return RT_EOK;
  348. }
  349. if (pin_irq_hdr_tab[hdr_index].pin != -1)
  350. {
  351. rt_hw_interrupt_enable(level);
  352. return RT_EFULL;
  353. }
  354. pin_irq_hdr_tab[hdr_index].pin = pin;
  355. pin_irq_hdr_tab[hdr_index].hdr = hdr;
  356. pin_irq_hdr_tab[hdr_index].mode = mode;
  357. pin_irq_hdr_tab[hdr_index].args = args;
  358. rt_hw_interrupt_enable(level);
  359. return RT_EOK;
  360. }
  361. rt_err_t gd32_pin_detach_irq(struct rt_device *device, rt_int32_t pin)
  362. {
  363. const struct pin_index *index;
  364. rt_base_t level;
  365. rt_int32_t hdr_index = -1;
  366. index = get_pin(pin);
  367. if (index == RT_NULL)
  368. {
  369. return RT_EINVAL;
  370. }
  371. hdr_index = bit2bitno(index->pin);
  372. if (hdr_index < 0 || hdr_index >= ITEM_NUM(pin_irq_map))
  373. {
  374. return RT_EINVAL;
  375. }
  376. level = rt_hw_interrupt_disable();
  377. if (pin_irq_hdr_tab[hdr_index].pin == -1)
  378. {
  379. rt_hw_interrupt_enable(level);
  380. return RT_EOK;
  381. }
  382. pin_irq_hdr_tab[hdr_index].pin = -1;
  383. pin_irq_hdr_tab[hdr_index].hdr = RT_NULL;
  384. pin_irq_hdr_tab[hdr_index].mode = 0;
  385. pin_irq_hdr_tab[hdr_index].args = RT_NULL;
  386. rt_hw_interrupt_enable(level);
  387. return RT_EOK;
  388. }
  389. rt_err_t gd32_pin_irq_enable(struct rt_device *device, rt_base_t pin, rt_uint32_t enabled)
  390. {
  391. const struct pin_index *index;
  392. const struct pin_irq_map *irqmap;
  393. rt_base_t level;
  394. rt_int32_t hdr_index = -1;
  395. exti_trig_type_enum trigger_mode;
  396. index = get_pin(pin);
  397. if (index == RT_NULL)
  398. {
  399. return RT_EINVAL;
  400. }
  401. if (enabled == PIN_IRQ_ENABLE)
  402. {
  403. hdr_index = bit2bitno(index->pin);
  404. if (hdr_index < 0 || hdr_index >= ITEM_NUM(pin_irq_map))
  405. {
  406. return RT_EINVAL;
  407. }
  408. level = rt_hw_interrupt_disable();
  409. if (pin_irq_hdr_tab[hdr_index].pin == -1)
  410. {
  411. rt_hw_interrupt_enable(level);
  412. return RT_EINVAL;
  413. }
  414. irqmap = &pin_irq_map[hdr_index];
  415. switch (pin_irq_hdr_tab[hdr_index].mode)
  416. {
  417. case PIN_IRQ_MODE_RISING:
  418. trigger_mode = EXTI_TRIG_RISING;
  419. break;
  420. case PIN_IRQ_MODE_FALLING:
  421. trigger_mode = EXTI_TRIG_FALLING;
  422. break;
  423. case PIN_IRQ_MODE_RISING_FALLING:
  424. trigger_mode = EXTI_TRIG_BOTH;
  425. break;
  426. default:
  427. rt_hw_interrupt_enable(level);
  428. return RT_EINVAL;
  429. }
  430. rcu_periph_clock_enable(RCU_AF);
  431. /* enable and set interrupt priority */
  432. nvic_irq_enable(irqmap->irqno, 5U, 0U);
  433. /* connect EXTI line to GPIO pin */
  434. gpio_exti_source_select(index->port_src, index->pin_src);
  435. /* configure EXTI line */
  436. exti_init((exti_line_enum)(index->pin), EXTI_INTERRUPT, trigger_mode);
  437. exti_interrupt_flag_clear((exti_line_enum)(index->pin));
  438. rt_hw_interrupt_enable(level);
  439. }
  440. else if (enabled == PIN_IRQ_DISABLE)
  441. {
  442. irqmap = get_pin_irq_map(index->pin);
  443. if (irqmap == RT_NULL)
  444. {
  445. return RT_EINVAL;
  446. }
  447. nvic_irq_disable(irqmap->irqno);
  448. }
  449. else
  450. {
  451. return RT_EINVAL;
  452. }
  453. return RT_EOK;
  454. }
  455. const static struct rt_pin_ops _gd32_pin_ops =
  456. {
  457. gd32_pin_mode,
  458. gd32_pin_write,
  459. gd32_pin_read,
  460. gd32_pin_attach_irq,
  461. gd32_pin_detach_irq,
  462. gd32_pin_irq_enable,
  463. };
  464. int rt_hw_pin_init(void)
  465. {
  466. int result;
  467. result = rt_device_pin_register("pin", &_gd32_pin_ops, RT_NULL);
  468. return result;
  469. }
  470. INIT_BOARD_EXPORT(rt_hw_pin_init);
  471. rt_inline void pin_irq_hdr(int irqno)
  472. {
  473. if (pin_irq_hdr_tab[irqno].hdr)
  474. {
  475. pin_irq_hdr_tab[irqno].hdr(pin_irq_hdr_tab[irqno].args);
  476. }
  477. }
  478. void GD32_GPIO_EXTI_IRQHandler(rt_int8_t exti_line)
  479. {
  480. if(RESET != exti_interrupt_flag_get((exti_line_enum)(1 << exti_line)))
  481. {
  482. pin_irq_hdr(exti_line);
  483. exti_interrupt_flag_clear((exti_line_enum)(1 << exti_line));
  484. }
  485. }
  486. void EXTI0_IRQHandler(void)
  487. {
  488. rt_interrupt_enter();
  489. GD32_GPIO_EXTI_IRQHandler(0);
  490. rt_interrupt_leave();
  491. }
  492. void EXTI1_IRQHandler(void)
  493. {
  494. rt_interrupt_enter();
  495. GD32_GPIO_EXTI_IRQHandler(1);
  496. rt_interrupt_leave();
  497. }
  498. void EXTI2_IRQHandler(void)
  499. {
  500. rt_interrupt_enter();
  501. GD32_GPIO_EXTI_IRQHandler(2);
  502. rt_interrupt_leave();
  503. }
  504. void EXTI3_IRQHandler(void)
  505. {
  506. rt_interrupt_enter();
  507. GD32_GPIO_EXTI_IRQHandler(3);
  508. rt_interrupt_leave();
  509. }
  510. void EXTI4_IRQHandler(void)
  511. {
  512. rt_interrupt_enter();
  513. GD32_GPIO_EXTI_IRQHandler(4);
  514. rt_interrupt_leave();
  515. }
  516. void EXTI5_9_IRQHandler(void)
  517. {
  518. rt_interrupt_enter();
  519. GD32_GPIO_EXTI_IRQHandler(5);
  520. GD32_GPIO_EXTI_IRQHandler(6);
  521. GD32_GPIO_EXTI_IRQHandler(7);
  522. GD32_GPIO_EXTI_IRQHandler(8);
  523. GD32_GPIO_EXTI_IRQHandler(9);
  524. rt_interrupt_leave();
  525. }
  526. void EXTI10_15_IRQHandler(void)
  527. {
  528. rt_interrupt_enter();
  529. GD32_GPIO_EXTI_IRQHandler(10);
  530. GD32_GPIO_EXTI_IRQHandler(11);
  531. GD32_GPIO_EXTI_IRQHandler(12);
  532. GD32_GPIO_EXTI_IRQHandler(13);
  533. GD32_GPIO_EXTI_IRQHandler(14);
  534. GD32_GPIO_EXTI_IRQHandler(15);
  535. rt_interrupt_leave();
  536. }
  537. #endif