1
0

hw_nvic.h 88 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664
  1. //*****************************************************************************
  2. //
  3. // hw_nvic.h - Macros used when accessing the NVIC hardware.
  4. //
  5. // Copyright (c) 2005-2011 Texas Instruments Incorporated. All rights reserved.
  6. // Software License Agreement
  7. //
  8. // Texas Instruments (TI) is supplying this software for use solely and
  9. // exclusively on TI's microcontroller products. The software is owned by
  10. // TI and/or its suppliers, and is protected under applicable copyright
  11. // laws. You may not combine this software with "viral" open-source
  12. // software in order to form a larger program.
  13. //
  14. // THIS SOFTWARE IS PROVIDED "AS IS" AND WITH ALL FAULTS.
  15. // NO WARRANTIES, WHETHER EXPRESS, IMPLIED OR STATUTORY, INCLUDING, BUT
  16. // NOT LIMITED TO, IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
  17. // A PARTICULAR PURPOSE APPLY TO THIS SOFTWARE. TI SHALL NOT, UNDER ANY
  18. // CIRCUMSTANCES, BE LIABLE FOR SPECIAL, INCIDENTAL, OR CONSEQUENTIAL
  19. // DAMAGES, FOR ANY REASON WHATSOEVER.
  20. //
  21. // This is part of revision 8264 of the Stellaris Firmware Development Package.
  22. //
  23. //*****************************************************************************
  24. #ifndef __HW_NVIC_H__
  25. #define __HW_NVIC_H__
  26. //*****************************************************************************
  27. //
  28. // The following are defines for the NVIC register addresses.
  29. //
  30. //*****************************************************************************
  31. #define NVIC_INT_TYPE 0xE000E004 // Interrupt Controller Type Reg
  32. #define NVIC_ACTLR 0xE000E008 // Auxiliary Control
  33. #define NVIC_ST_CTRL 0xE000E010 // SysTick Control and Status
  34. // Register
  35. #define NVIC_ST_RELOAD 0xE000E014 // SysTick Reload Value Register
  36. #define NVIC_ST_CURRENT 0xE000E018 // SysTick Current Value Register
  37. #define NVIC_ST_CAL 0xE000E01C // SysTick Calibration Value Reg
  38. #define NVIC_EN0 0xE000E100 // Interrupt 0-31 Set Enable
  39. #define NVIC_EN1 0xE000E104 // Interrupt 32-54 Set Enable
  40. #define NVIC_EN2 0xE000E108 // Interrupt 64-95 Set Enable
  41. #define NVIC_EN3 0xE000E10C // Interrupt 96-127 Set Enable
  42. #define NVIC_EN4 0xE000E110 // Interrupt 128-131 Set Enable
  43. #define NVIC_DIS0 0xE000E180 // Interrupt 0-31 Clear Enable
  44. #define NVIC_DIS1 0xE000E184 // Interrupt 32-54 Clear Enable
  45. #define NVIC_DIS2 0xE000E188 // Interrupt 64-95 Clear Enable
  46. #define NVIC_DIS3 0xE000E18C // Interrupt 96-127 Clear Enable
  47. #define NVIC_DIS4 0xE000E190 // Interrupt 128-131 Clear Enable
  48. #define NVIC_PEND0 0xE000E200 // Interrupt 0-31 Set Pending
  49. #define NVIC_PEND1 0xE000E204 // Interrupt 32-54 Set Pending
  50. #define NVIC_PEND2 0xE000E208 // Interrupt 64-95 Set Pending
  51. #define NVIC_PEND3 0xE000E20C // Interrupt 96-127 Set Pending
  52. #define NVIC_PEND4 0xE000E210 // Interrupt 128-131 Set Pending
  53. #define NVIC_UNPEND0 0xE000E280 // Interrupt 0-31 Clear Pending
  54. #define NVIC_UNPEND1 0xE000E284 // Interrupt 32-54 Clear Pending
  55. #define NVIC_UNPEND2 0xE000E288 // Interrupt 64-95 Clear Pending
  56. #define NVIC_UNPEND3 0xE000E28C // Interrupt 96-127 Clear Pending
  57. #define NVIC_UNPEND4 0xE000E290 // Interrupt 128-131 Clear Pending
  58. #define NVIC_ACTIVE0 0xE000E300 // Interrupt 0-31 Active Bit
  59. #define NVIC_ACTIVE1 0xE000E304 // Interrupt 32-54 Active Bit
  60. #define NVIC_ACTIVE2 0xE000E308 // Interrupt 64-95 Active Bit
  61. #define NVIC_ACTIVE3 0xE000E30C // Interrupt 96-127 Active Bit
  62. #define NVIC_ACTIVE4 0xE000E310 // Interrupt 128-131 Active Bit
  63. #define NVIC_PRI0 0xE000E400 // Interrupt 0-3 Priority
  64. #define NVIC_PRI1 0xE000E404 // Interrupt 4-7 Priority
  65. #define NVIC_PRI2 0xE000E408 // Interrupt 8-11 Priority
  66. #define NVIC_PRI3 0xE000E40C // Interrupt 12-15 Priority
  67. #define NVIC_PRI4 0xE000E410 // Interrupt 16-19 Priority
  68. #define NVIC_PRI5 0xE000E414 // Interrupt 20-23 Priority
  69. #define NVIC_PRI6 0xE000E418 // Interrupt 24-27 Priority
  70. #define NVIC_PRI7 0xE000E41C // Interrupt 28-31 Priority
  71. #define NVIC_PRI8 0xE000E420 // Interrupt 32-35 Priority
  72. #define NVIC_PRI9 0xE000E424 // Interrupt 36-39 Priority
  73. #define NVIC_PRI10 0xE000E428 // Interrupt 40-43 Priority
  74. #define NVIC_PRI11 0xE000E42C // Interrupt 44-47 Priority
  75. #define NVIC_PRI12 0xE000E430 // Interrupt 48-51 Priority
  76. #define NVIC_PRI13 0xE000E434 // Interrupt 52-53 Priority
  77. #define NVIC_PRI14 0xE000E438 // Interrupt 56-59 Priority
  78. #define NVIC_PRI15 0xE000E43C // Interrupt 60-63 Priority
  79. #define NVIC_PRI16 0xE000E440 // Interrupt 64-67 Priority
  80. #define NVIC_PRI17 0xE000E444 // Interrupt 68-71 Priority
  81. #define NVIC_PRI18 0xE000E448 // Interrupt 72-75 Priority
  82. #define NVIC_PRI19 0xE000E44C // Interrupt 76-79 Priority
  83. #define NVIC_PRI20 0xE000E450 // Interrupt 80-83 Priority
  84. #define NVIC_PRI21 0xE000E454 // Interrupt 84-87 Priority
  85. #define NVIC_PRI22 0xE000E458 // Interrupt 88-91 Priority
  86. #define NVIC_PRI23 0xE000E45C // Interrupt 92-95 Priority
  87. #define NVIC_PRI24 0xE000E460 // Interrupt 96-99 Priority
  88. #define NVIC_PRI25 0xE000E464 // Interrupt 100-103 Priority
  89. #define NVIC_PRI26 0xE000E468 // Interrupt 104-107 Priority
  90. #define NVIC_PRI27 0xE000E46C // Interrupt 108-111 Priority
  91. #define NVIC_PRI28 0xE000E470 // Interrupt 112-115 Priority
  92. #define NVIC_PRI29 0xE000E474 // Interrupt 116-119 Priority
  93. #define NVIC_PRI30 0xE000E478 // Interrupt 120-123 Priority
  94. #define NVIC_PRI31 0xE000E47C // Interrupt 124-127 Priority
  95. #define NVIC_PRI32 0xE000E480 // Interrupt 128-131 Priority
  96. #define NVIC_CPUID 0xE000ED00 // CPU ID Base
  97. #define NVIC_INT_CTRL 0xE000ED04 // Interrupt Control and State
  98. #define NVIC_VTABLE 0xE000ED08 // Vector Table Offset
  99. #define NVIC_APINT 0xE000ED0C // Application Interrupt and Reset
  100. // Control
  101. #define NVIC_SYS_CTRL 0xE000ED10 // System Control
  102. #define NVIC_CFG_CTRL 0xE000ED14 // Configuration and Control
  103. #define NVIC_SYS_PRI1 0xE000ED18 // System Handler Priority 1
  104. #define NVIC_SYS_PRI2 0xE000ED1C // System Handler Priority 2
  105. #define NVIC_SYS_PRI3 0xE000ED20 // System Handler Priority 3
  106. #define NVIC_SYS_HND_CTRL 0xE000ED24 // System Handler Control and State
  107. #define NVIC_FAULT_STAT 0xE000ED28 // Configurable Fault Status
  108. #define NVIC_HFAULT_STAT 0xE000ED2C // Hard Fault Status
  109. #define NVIC_DEBUG_STAT 0xE000ED30 // Debug Status Register
  110. #define NVIC_MM_ADDR 0xE000ED34 // Memory Management Fault Address
  111. #define NVIC_FAULT_ADDR 0xE000ED38 // Bus Fault Address
  112. #define NVIC_CPAC 0xE000ED88 // Coprocessor Access Control
  113. #define NVIC_MPU_TYPE 0xE000ED90 // MPU Type
  114. #define NVIC_MPU_CTRL 0xE000ED94 // MPU Control
  115. #define NVIC_MPU_NUMBER 0xE000ED98 // MPU Region Number
  116. #define NVIC_MPU_BASE 0xE000ED9C // MPU Region Base Address
  117. #define NVIC_MPU_ATTR 0xE000EDA0 // MPU Region Attribute and Size
  118. #define NVIC_MPU_BASE1 0xE000EDA4 // MPU Region Base Address Alias 1
  119. #define NVIC_MPU_ATTR1 0xE000EDA8 // MPU Region Attribute and Size
  120. // Alias 1
  121. #define NVIC_MPU_BASE2 0xE000EDAC // MPU Region Base Address Alias 2
  122. #define NVIC_MPU_ATTR2 0xE000EDB0 // MPU Region Attribute and Size
  123. // Alias 2
  124. #define NVIC_MPU_BASE3 0xE000EDB4 // MPU Region Base Address Alias 3
  125. #define NVIC_MPU_ATTR3 0xE000EDB8 // MPU Region Attribute and Size
  126. // Alias 3
  127. #define NVIC_DBG_CTRL 0xE000EDF0 // Debug Control and Status Reg
  128. #define NVIC_DBG_XFER 0xE000EDF4 // Debug Core Reg. Transfer Select
  129. #define NVIC_DBG_DATA 0xE000EDF8 // Debug Core Register Data
  130. #define NVIC_DBG_INT 0xE000EDFC // Debug Reset Interrupt Control
  131. #define NVIC_SW_TRIG 0xE000EF00 // Software Trigger Interrupt
  132. #define NVIC_FPCC 0xE000EF34 // Floating-Point Context Control
  133. #define NVIC_FPCA 0xE000EF38 // Floating-Point Context Address
  134. #define NVIC_FPDSC 0xE000EF3C // Floating-Point Default Status
  135. // Control
  136. //*****************************************************************************
  137. //
  138. // The following are defines for the bit fields in the NVIC_INT_TYPE register.
  139. //
  140. //*****************************************************************************
  141. #define NVIC_INT_TYPE_LINES_M 0x0000001F // Number of interrupt lines (x32)
  142. #define NVIC_INT_TYPE_LINES_S 0
  143. //*****************************************************************************
  144. //
  145. // The following are defines for the bit fields in the NVIC_ACTLR register.
  146. //
  147. //*****************************************************************************
  148. #define NVIC_ACTLR_DISOOFP 0x00000200 // Disable Out-Of-Order Floating
  149. // Point
  150. #define NVIC_ACTLR_DISFPCA 0x00000100 // Disable CONTROL
  151. #define NVIC_ACTLR_DISFOLD 0x00000004 // Disable IT Folding
  152. #define NVIC_ACTLR_DISWBUF 0x00000002 // Disable Write Buffer
  153. #define NVIC_ACTLR_DISMCYC 0x00000001 // Disable Interrupts of Multiple
  154. // Cycle Instructions
  155. //*****************************************************************************
  156. //
  157. // The following are defines for the bit fields in the NVIC_ST_CTRL register.
  158. //
  159. //*****************************************************************************
  160. #define NVIC_ST_CTRL_COUNT 0x00010000 // Count Flag
  161. #define NVIC_ST_CTRL_CLK_SRC 0x00000004 // Clock Source
  162. #define NVIC_ST_CTRL_INTEN 0x00000002 // Interrupt Enable
  163. #define NVIC_ST_CTRL_ENABLE 0x00000001 // Enable
  164. //*****************************************************************************
  165. //
  166. // The following are defines for the bit fields in the NVIC_ST_RELOAD register.
  167. //
  168. //*****************************************************************************
  169. #define NVIC_ST_RELOAD_M 0x00FFFFFF // Reload Value
  170. #define NVIC_ST_RELOAD_S 0
  171. //*****************************************************************************
  172. //
  173. // The following are defines for the bit fields in the NVIC_ST_CURRENT
  174. // register.
  175. //
  176. //*****************************************************************************
  177. #define NVIC_ST_CURRENT_M 0x00FFFFFF // Current Value
  178. #define NVIC_ST_CURRENT_S 0
  179. //*****************************************************************************
  180. //
  181. // The following are defines for the bit fields in the NVIC_ST_CAL register.
  182. //
  183. //*****************************************************************************
  184. #define NVIC_ST_CAL_NOREF 0x80000000 // No reference clock
  185. #define NVIC_ST_CAL_SKEW 0x40000000 // Clock skew
  186. #define NVIC_ST_CAL_ONEMS_M 0x00FFFFFF // 1ms reference value
  187. #define NVIC_ST_CAL_ONEMS_S 0
  188. //*****************************************************************************
  189. //
  190. // The following are defines for the bit fields in the NVIC_EN0 register.
  191. //
  192. //*****************************************************************************
  193. #define NVIC_EN0_INT_M 0xFFFFFFFF // Interrupt Enable
  194. #define NVIC_EN0_INT0 0x00000001 // Interrupt 0 enable
  195. #define NVIC_EN0_INT1 0x00000002 // Interrupt 1 enable
  196. #define NVIC_EN0_INT2 0x00000004 // Interrupt 2 enable
  197. #define NVIC_EN0_INT3 0x00000008 // Interrupt 3 enable
  198. #define NVIC_EN0_INT4 0x00000010 // Interrupt 4 enable
  199. #define NVIC_EN0_INT5 0x00000020 // Interrupt 5 enable
  200. #define NVIC_EN0_INT6 0x00000040 // Interrupt 6 enable
  201. #define NVIC_EN0_INT7 0x00000080 // Interrupt 7 enable
  202. #define NVIC_EN0_INT8 0x00000100 // Interrupt 8 enable
  203. #define NVIC_EN0_INT9 0x00000200 // Interrupt 9 enable
  204. #define NVIC_EN0_INT10 0x00000400 // Interrupt 10 enable
  205. #define NVIC_EN0_INT11 0x00000800 // Interrupt 11 enable
  206. #define NVIC_EN0_INT12 0x00001000 // Interrupt 12 enable
  207. #define NVIC_EN0_INT13 0x00002000 // Interrupt 13 enable
  208. #define NVIC_EN0_INT14 0x00004000 // Interrupt 14 enable
  209. #define NVIC_EN0_INT15 0x00008000 // Interrupt 15 enable
  210. #define NVIC_EN0_INT16 0x00010000 // Interrupt 16 enable
  211. #define NVIC_EN0_INT17 0x00020000 // Interrupt 17 enable
  212. #define NVIC_EN0_INT18 0x00040000 // Interrupt 18 enable
  213. #define NVIC_EN0_INT19 0x00080000 // Interrupt 19 enable
  214. #define NVIC_EN0_INT20 0x00100000 // Interrupt 20 enable
  215. #define NVIC_EN0_INT21 0x00200000 // Interrupt 21 enable
  216. #define NVIC_EN0_INT22 0x00400000 // Interrupt 22 enable
  217. #define NVIC_EN0_INT23 0x00800000 // Interrupt 23 enable
  218. #define NVIC_EN0_INT24 0x01000000 // Interrupt 24 enable
  219. #define NVIC_EN0_INT25 0x02000000 // Interrupt 25 enable
  220. #define NVIC_EN0_INT26 0x04000000 // Interrupt 26 enable
  221. #define NVIC_EN0_INT27 0x08000000 // Interrupt 27 enable
  222. #define NVIC_EN0_INT28 0x10000000 // Interrupt 28 enable
  223. #define NVIC_EN0_INT29 0x20000000 // Interrupt 29 enable
  224. #define NVIC_EN0_INT30 0x40000000 // Interrupt 30 enable
  225. #define NVIC_EN0_INT31 0x80000000 // Interrupt 31 enable
  226. //*****************************************************************************
  227. //
  228. // The following are defines for the bit fields in the NVIC_EN1 register.
  229. //
  230. //*****************************************************************************
  231. #define NVIC_EN1_INT_M 0xFFFFFFFF // Interrupt Enable
  232. #define NVIC_EN1_INT32 0x00000001 // Interrupt 32 enable
  233. #define NVIC_EN1_INT33 0x00000002 // Interrupt 33 enable
  234. #define NVIC_EN1_INT34 0x00000004 // Interrupt 34 enable
  235. #define NVIC_EN1_INT35 0x00000008 // Interrupt 35 enable
  236. #define NVIC_EN1_INT36 0x00000010 // Interrupt 36 enable
  237. #define NVIC_EN1_INT37 0x00000020 // Interrupt 37 enable
  238. #define NVIC_EN1_INT38 0x00000040 // Interrupt 38 enable
  239. #define NVIC_EN1_INT39 0x00000080 // Interrupt 39 enable
  240. #define NVIC_EN1_INT40 0x00000100 // Interrupt 40 enable
  241. #define NVIC_EN1_INT41 0x00000200 // Interrupt 41 enable
  242. #define NVIC_EN1_INT42 0x00000400 // Interrupt 42 enable
  243. #define NVIC_EN1_INT43 0x00000800 // Interrupt 43 enable
  244. #define NVIC_EN1_INT44 0x00001000 // Interrupt 44 enable
  245. #define NVIC_EN1_INT45 0x00002000 // Interrupt 45 enable
  246. #define NVIC_EN1_INT46 0x00004000 // Interrupt 46 enable
  247. #define NVIC_EN1_INT47 0x00008000 // Interrupt 47 enable
  248. #define NVIC_EN1_INT48 0x00010000 // Interrupt 48 enable
  249. #define NVIC_EN1_INT49 0x00020000 // Interrupt 49 enable
  250. #define NVIC_EN1_INT50 0x00040000 // Interrupt 50 enable
  251. #define NVIC_EN1_INT51 0x00080000 // Interrupt 51 enable
  252. #define NVIC_EN1_INT52 0x00100000 // Interrupt 52 enable
  253. #define NVIC_EN1_INT53 0x00200000 // Interrupt 53 enable
  254. #define NVIC_EN1_INT54 0x00400000 // Interrupt 54 enable
  255. //*****************************************************************************
  256. //
  257. // The following are defines for the bit fields in the NVIC_EN2 register.
  258. //
  259. //*****************************************************************************
  260. #define NVIC_EN2_INT_M 0xFFFFFFFF // Interrupt Enable
  261. //*****************************************************************************
  262. //
  263. // The following are defines for the bit fields in the NVIC_EN3 register.
  264. //
  265. //*****************************************************************************
  266. #define NVIC_EN3_INT_M 0xFFFFFFFF // Interrupt Enable
  267. //*****************************************************************************
  268. //
  269. // The following are defines for the bit fields in the NVIC_EN4 register.
  270. //
  271. //*****************************************************************************
  272. #define NVIC_EN4_INT_M 0x0000000F // Interrupt Enable
  273. //*****************************************************************************
  274. //
  275. // The following are defines for the bit fields in the NVIC_DIS0 register.
  276. //
  277. //*****************************************************************************
  278. #define NVIC_DIS0_INT_M 0xFFFFFFFF // Interrupt Disable
  279. #define NVIC_DIS0_INT0 0x00000001 // Interrupt 0 disable
  280. #define NVIC_DIS0_INT1 0x00000002 // Interrupt 1 disable
  281. #define NVIC_DIS0_INT2 0x00000004 // Interrupt 2 disable
  282. #define NVIC_DIS0_INT3 0x00000008 // Interrupt 3 disable
  283. #define NVIC_DIS0_INT4 0x00000010 // Interrupt 4 disable
  284. #define NVIC_DIS0_INT5 0x00000020 // Interrupt 5 disable
  285. #define NVIC_DIS0_INT6 0x00000040 // Interrupt 6 disable
  286. #define NVIC_DIS0_INT7 0x00000080 // Interrupt 7 disable
  287. #define NVIC_DIS0_INT8 0x00000100 // Interrupt 8 disable
  288. #define NVIC_DIS0_INT9 0x00000200 // Interrupt 9 disable
  289. #define NVIC_DIS0_INT10 0x00000400 // Interrupt 10 disable
  290. #define NVIC_DIS0_INT11 0x00000800 // Interrupt 11 disable
  291. #define NVIC_DIS0_INT12 0x00001000 // Interrupt 12 disable
  292. #define NVIC_DIS0_INT13 0x00002000 // Interrupt 13 disable
  293. #define NVIC_DIS0_INT14 0x00004000 // Interrupt 14 disable
  294. #define NVIC_DIS0_INT15 0x00008000 // Interrupt 15 disable
  295. #define NVIC_DIS0_INT16 0x00010000 // Interrupt 16 disable
  296. #define NVIC_DIS0_INT17 0x00020000 // Interrupt 17 disable
  297. #define NVIC_DIS0_INT18 0x00040000 // Interrupt 18 disable
  298. #define NVIC_DIS0_INT19 0x00080000 // Interrupt 19 disable
  299. #define NVIC_DIS0_INT20 0x00100000 // Interrupt 20 disable
  300. #define NVIC_DIS0_INT21 0x00200000 // Interrupt 21 disable
  301. #define NVIC_DIS0_INT22 0x00400000 // Interrupt 22 disable
  302. #define NVIC_DIS0_INT23 0x00800000 // Interrupt 23 disable
  303. #define NVIC_DIS0_INT24 0x01000000 // Interrupt 24 disable
  304. #define NVIC_DIS0_INT25 0x02000000 // Interrupt 25 disable
  305. #define NVIC_DIS0_INT26 0x04000000 // Interrupt 26 disable
  306. #define NVIC_DIS0_INT27 0x08000000 // Interrupt 27 disable
  307. #define NVIC_DIS0_INT28 0x10000000 // Interrupt 28 disable
  308. #define NVIC_DIS0_INT29 0x20000000 // Interrupt 29 disable
  309. #define NVIC_DIS0_INT30 0x40000000 // Interrupt 30 disable
  310. #define NVIC_DIS0_INT31 0x80000000 // Interrupt 31 disable
  311. //*****************************************************************************
  312. //
  313. // The following are defines for the bit fields in the NVIC_DIS1 register.
  314. //
  315. //*****************************************************************************
  316. #define NVIC_DIS1_INT_M 0xFFFFFFFF // Interrupt Disable
  317. #define NVIC_DIS1_INT32 0x00000001 // Interrupt 32 disable
  318. #define NVIC_DIS1_INT33 0x00000002 // Interrupt 33 disable
  319. #define NVIC_DIS1_INT34 0x00000004 // Interrupt 34 disable
  320. #define NVIC_DIS1_INT35 0x00000008 // Interrupt 35 disable
  321. #define NVIC_DIS1_INT36 0x00000010 // Interrupt 36 disable
  322. #define NVIC_DIS1_INT37 0x00000020 // Interrupt 37 disable
  323. #define NVIC_DIS1_INT38 0x00000040 // Interrupt 38 disable
  324. #define NVIC_DIS1_INT39 0x00000080 // Interrupt 39 disable
  325. #define NVIC_DIS1_INT40 0x00000100 // Interrupt 40 disable
  326. #define NVIC_DIS1_INT41 0x00000200 // Interrupt 41 disable
  327. #define NVIC_DIS1_INT42 0x00000400 // Interrupt 42 disable
  328. #define NVIC_DIS1_INT43 0x00000800 // Interrupt 43 disable
  329. #define NVIC_DIS1_INT44 0x00001000 // Interrupt 44 disable
  330. #define NVIC_DIS1_INT45 0x00002000 // Interrupt 45 disable
  331. #define NVIC_DIS1_INT46 0x00004000 // Interrupt 46 disable
  332. #define NVIC_DIS1_INT47 0x00008000 // Interrupt 47 disable
  333. #define NVIC_DIS1_INT48 0x00010000 // Interrupt 48 disable
  334. #define NVIC_DIS1_INT49 0x00020000 // Interrupt 49 disable
  335. #define NVIC_DIS1_INT50 0x00040000 // Interrupt 50 disable
  336. #define NVIC_DIS1_INT51 0x00080000 // Interrupt 51 disable
  337. #define NVIC_DIS1_INT52 0x00100000 // Interrupt 52 disable
  338. #define NVIC_DIS1_INT53 0x00200000 // Interrupt 53 disable
  339. #define NVIC_DIS1_INT54 0x00400000 // Interrupt 54 disable
  340. #define NVIC_DIS1_INT55 0x00800000 // Interrupt 55 disable
  341. //*****************************************************************************
  342. //
  343. // The following are defines for the bit fields in the NVIC_DIS2 register.
  344. //
  345. //*****************************************************************************
  346. #define NVIC_DIS2_INT_M 0xFFFFFFFF // Interrupt Disable
  347. //*****************************************************************************
  348. //
  349. // The following are defines for the bit fields in the NVIC_DIS3 register.
  350. //
  351. //*****************************************************************************
  352. #define NVIC_DIS3_INT_M 0xFFFFFFFF // Interrupt Disable
  353. //*****************************************************************************
  354. //
  355. // The following are defines for the bit fields in the NVIC_DIS4 register.
  356. //
  357. //*****************************************************************************
  358. #define NVIC_DIS4_INT_M 0x0000000F // Interrupt Disable
  359. //*****************************************************************************
  360. //
  361. // The following are defines for the bit fields in the NVIC_PEND0 register.
  362. //
  363. //*****************************************************************************
  364. #define NVIC_PEND0_INT_M 0xFFFFFFFF // Interrupt Set Pending
  365. #define NVIC_PEND0_INT0 0x00000001 // Interrupt 0 pend
  366. #define NVIC_PEND0_INT1 0x00000002 // Interrupt 1 pend
  367. #define NVIC_PEND0_INT2 0x00000004 // Interrupt 2 pend
  368. #define NVIC_PEND0_INT3 0x00000008 // Interrupt 3 pend
  369. #define NVIC_PEND0_INT4 0x00000010 // Interrupt 4 pend
  370. #define NVIC_PEND0_INT5 0x00000020 // Interrupt 5 pend
  371. #define NVIC_PEND0_INT6 0x00000040 // Interrupt 6 pend
  372. #define NVIC_PEND0_INT7 0x00000080 // Interrupt 7 pend
  373. #define NVIC_PEND0_INT8 0x00000100 // Interrupt 8 pend
  374. #define NVIC_PEND0_INT9 0x00000200 // Interrupt 9 pend
  375. #define NVIC_PEND0_INT10 0x00000400 // Interrupt 10 pend
  376. #define NVIC_PEND0_INT11 0x00000800 // Interrupt 11 pend
  377. #define NVIC_PEND0_INT12 0x00001000 // Interrupt 12 pend
  378. #define NVIC_PEND0_INT13 0x00002000 // Interrupt 13 pend
  379. #define NVIC_PEND0_INT14 0x00004000 // Interrupt 14 pend
  380. #define NVIC_PEND0_INT15 0x00008000 // Interrupt 15 pend
  381. #define NVIC_PEND0_INT16 0x00010000 // Interrupt 16 pend
  382. #define NVIC_PEND0_INT17 0x00020000 // Interrupt 17 pend
  383. #define NVIC_PEND0_INT18 0x00040000 // Interrupt 18 pend
  384. #define NVIC_PEND0_INT19 0x00080000 // Interrupt 19 pend
  385. #define NVIC_PEND0_INT20 0x00100000 // Interrupt 20 pend
  386. #define NVIC_PEND0_INT21 0x00200000 // Interrupt 21 pend
  387. #define NVIC_PEND0_INT22 0x00400000 // Interrupt 22 pend
  388. #define NVIC_PEND0_INT23 0x00800000 // Interrupt 23 pend
  389. #define NVIC_PEND0_INT24 0x01000000 // Interrupt 24 pend
  390. #define NVIC_PEND0_INT25 0x02000000 // Interrupt 25 pend
  391. #define NVIC_PEND0_INT26 0x04000000 // Interrupt 26 pend
  392. #define NVIC_PEND0_INT27 0x08000000 // Interrupt 27 pend
  393. #define NVIC_PEND0_INT28 0x10000000 // Interrupt 28 pend
  394. #define NVIC_PEND0_INT29 0x20000000 // Interrupt 29 pend
  395. #define NVIC_PEND0_INT30 0x40000000 // Interrupt 30 pend
  396. #define NVIC_PEND0_INT31 0x80000000 // Interrupt 31 pend
  397. //*****************************************************************************
  398. //
  399. // The following are defines for the bit fields in the NVIC_PEND1 register.
  400. //
  401. //*****************************************************************************
  402. #define NVIC_PEND1_INT_M 0xFFFFFFFF // Interrupt Set Pending
  403. #define NVIC_PEND1_INT32 0x00000001 // Interrupt 32 pend
  404. #define NVIC_PEND1_INT33 0x00000002 // Interrupt 33 pend
  405. #define NVIC_PEND1_INT34 0x00000004 // Interrupt 34 pend
  406. #define NVIC_PEND1_INT35 0x00000008 // Interrupt 35 pend
  407. #define NVIC_PEND1_INT36 0x00000010 // Interrupt 36 pend
  408. #define NVIC_PEND1_INT37 0x00000020 // Interrupt 37 pend
  409. #define NVIC_PEND1_INT38 0x00000040 // Interrupt 38 pend
  410. #define NVIC_PEND1_INT39 0x00000080 // Interrupt 39 pend
  411. #define NVIC_PEND1_INT40 0x00000100 // Interrupt 40 pend
  412. #define NVIC_PEND1_INT41 0x00000200 // Interrupt 41 pend
  413. #define NVIC_PEND1_INT42 0x00000400 // Interrupt 42 pend
  414. #define NVIC_PEND1_INT43 0x00000800 // Interrupt 43 pend
  415. #define NVIC_PEND1_INT44 0x00001000 // Interrupt 44 pend
  416. #define NVIC_PEND1_INT45 0x00002000 // Interrupt 45 pend
  417. #define NVIC_PEND1_INT46 0x00004000 // Interrupt 46 pend
  418. #define NVIC_PEND1_INT47 0x00008000 // Interrupt 47 pend
  419. #define NVIC_PEND1_INT48 0x00010000 // Interrupt 48 pend
  420. #define NVIC_PEND1_INT49 0x00020000 // Interrupt 49 pend
  421. #define NVIC_PEND1_INT50 0x00040000 // Interrupt 50 pend
  422. #define NVIC_PEND1_INT51 0x00080000 // Interrupt 51 pend
  423. #define NVIC_PEND1_INT52 0x00100000 // Interrupt 52 pend
  424. #define NVIC_PEND1_INT53 0x00200000 // Interrupt 53 pend
  425. #define NVIC_PEND1_INT54 0x00400000 // Interrupt 54 pend
  426. #define NVIC_PEND1_INT55 0x00800000 // Interrupt 55 pend
  427. //*****************************************************************************
  428. //
  429. // The following are defines for the bit fields in the NVIC_PEND2 register.
  430. //
  431. //*****************************************************************************
  432. #define NVIC_PEND2_INT_M 0xFFFFFFFF // Interrupt Set Pending
  433. //*****************************************************************************
  434. //
  435. // The following are defines for the bit fields in the NVIC_PEND3 register.
  436. //
  437. //*****************************************************************************
  438. #define NVIC_PEND3_INT_M 0xFFFFFFFF // Interrupt Set Pending
  439. //*****************************************************************************
  440. //
  441. // The following are defines for the bit fields in the NVIC_PEND4 register.
  442. //
  443. //*****************************************************************************
  444. #define NVIC_PEND4_INT_M 0x0000000F // Interrupt Set Pending
  445. //*****************************************************************************
  446. //
  447. // The following are defines for the bit fields in the NVIC_UNPEND0 register.
  448. //
  449. //*****************************************************************************
  450. #define NVIC_UNPEND0_INT_M 0xFFFFFFFF // Interrupt Clear Pending
  451. #define NVIC_UNPEND0_INT0 0x00000001 // Interrupt 0 unpend
  452. #define NVIC_UNPEND0_INT1 0x00000002 // Interrupt 1 unpend
  453. #define NVIC_UNPEND0_INT2 0x00000004 // Interrupt 2 unpend
  454. #define NVIC_UNPEND0_INT3 0x00000008 // Interrupt 3 unpend
  455. #define NVIC_UNPEND0_INT4 0x00000010 // Interrupt 4 unpend
  456. #define NVIC_UNPEND0_INT5 0x00000020 // Interrupt 5 unpend
  457. #define NVIC_UNPEND0_INT6 0x00000040 // Interrupt 6 unpend
  458. #define NVIC_UNPEND0_INT7 0x00000080 // Interrupt 7 unpend
  459. #define NVIC_UNPEND0_INT8 0x00000100 // Interrupt 8 unpend
  460. #define NVIC_UNPEND0_INT9 0x00000200 // Interrupt 9 unpend
  461. #define NVIC_UNPEND0_INT10 0x00000400 // Interrupt 10 unpend
  462. #define NVIC_UNPEND0_INT11 0x00000800 // Interrupt 11 unpend
  463. #define NVIC_UNPEND0_INT12 0x00001000 // Interrupt 12 unpend
  464. #define NVIC_UNPEND0_INT13 0x00002000 // Interrupt 13 unpend
  465. #define NVIC_UNPEND0_INT14 0x00004000 // Interrupt 14 unpend
  466. #define NVIC_UNPEND0_INT15 0x00008000 // Interrupt 15 unpend
  467. #define NVIC_UNPEND0_INT16 0x00010000 // Interrupt 16 unpend
  468. #define NVIC_UNPEND0_INT17 0x00020000 // Interrupt 17 unpend
  469. #define NVIC_UNPEND0_INT18 0x00040000 // Interrupt 18 unpend
  470. #define NVIC_UNPEND0_INT19 0x00080000 // Interrupt 19 unpend
  471. #define NVIC_UNPEND0_INT20 0x00100000 // Interrupt 20 unpend
  472. #define NVIC_UNPEND0_INT21 0x00200000 // Interrupt 21 unpend
  473. #define NVIC_UNPEND0_INT22 0x00400000 // Interrupt 22 unpend
  474. #define NVIC_UNPEND0_INT23 0x00800000 // Interrupt 23 unpend
  475. #define NVIC_UNPEND0_INT24 0x01000000 // Interrupt 24 unpend
  476. #define NVIC_UNPEND0_INT25 0x02000000 // Interrupt 25 unpend
  477. #define NVIC_UNPEND0_INT26 0x04000000 // Interrupt 26 unpend
  478. #define NVIC_UNPEND0_INT27 0x08000000 // Interrupt 27 unpend
  479. #define NVIC_UNPEND0_INT28 0x10000000 // Interrupt 28 unpend
  480. #define NVIC_UNPEND0_INT29 0x20000000 // Interrupt 29 unpend
  481. #define NVIC_UNPEND0_INT30 0x40000000 // Interrupt 30 unpend
  482. #define NVIC_UNPEND0_INT31 0x80000000 // Interrupt 31 unpend
  483. //*****************************************************************************
  484. //
  485. // The following are defines for the bit fields in the NVIC_UNPEND1 register.
  486. //
  487. //*****************************************************************************
  488. #define NVIC_UNPEND1_INT_M 0xFFFFFFFF // Interrupt Clear Pending
  489. #define NVIC_UNPEND1_INT32 0x00000001 // Interrupt 32 unpend
  490. #define NVIC_UNPEND1_INT33 0x00000002 // Interrupt 33 unpend
  491. #define NVIC_UNPEND1_INT34 0x00000004 // Interrupt 34 unpend
  492. #define NVIC_UNPEND1_INT35 0x00000008 // Interrupt 35 unpend
  493. #define NVIC_UNPEND1_INT36 0x00000010 // Interrupt 36 unpend
  494. #define NVIC_UNPEND1_INT37 0x00000020 // Interrupt 37 unpend
  495. #define NVIC_UNPEND1_INT38 0x00000040 // Interrupt 38 unpend
  496. #define NVIC_UNPEND1_INT39 0x00000080 // Interrupt 39 unpend
  497. #define NVIC_UNPEND1_INT40 0x00000100 // Interrupt 40 unpend
  498. #define NVIC_UNPEND1_INT41 0x00000200 // Interrupt 41 unpend
  499. #define NVIC_UNPEND1_INT42 0x00000400 // Interrupt 42 unpend
  500. #define NVIC_UNPEND1_INT43 0x00000800 // Interrupt 43 unpend
  501. #define NVIC_UNPEND1_INT44 0x00001000 // Interrupt 44 unpend
  502. #define NVIC_UNPEND1_INT45 0x00002000 // Interrupt 45 unpend
  503. #define NVIC_UNPEND1_INT46 0x00004000 // Interrupt 46 unpend
  504. #define NVIC_UNPEND1_INT47 0x00008000 // Interrupt 47 unpend
  505. #define NVIC_UNPEND1_INT48 0x00010000 // Interrupt 48 unpend
  506. #define NVIC_UNPEND1_INT49 0x00020000 // Interrupt 49 unpend
  507. #define NVIC_UNPEND1_INT50 0x00040000 // Interrupt 50 unpend
  508. #define NVIC_UNPEND1_INT51 0x00080000 // Interrupt 51 unpend
  509. #define NVIC_UNPEND1_INT52 0x00100000 // Interrupt 52 unpend
  510. #define NVIC_UNPEND1_INT53 0x00200000 // Interrupt 53 unpend
  511. #define NVIC_UNPEND1_INT54 0x00400000 // Interrupt 54 unpend
  512. #define NVIC_UNPEND1_INT55 0x00800000 // Interrupt 55 unpend
  513. //*****************************************************************************
  514. //
  515. // The following are defines for the bit fields in the NVIC_UNPEND2 register.
  516. //
  517. //*****************************************************************************
  518. #define NVIC_UNPEND2_INT_M 0xFFFFFFFF // Interrupt Clear Pending
  519. //*****************************************************************************
  520. //
  521. // The following are defines for the bit fields in the NVIC_UNPEND3 register.
  522. //
  523. //*****************************************************************************
  524. #define NVIC_UNPEND3_INT_M 0xFFFFFFFF // Interrupt Clear Pending
  525. //*****************************************************************************
  526. //
  527. // The following are defines for the bit fields in the NVIC_UNPEND4 register.
  528. //
  529. //*****************************************************************************
  530. #define NVIC_UNPEND4_INT_M 0x0000000F // Interrupt Clear Pending
  531. //*****************************************************************************
  532. //
  533. // The following are defines for the bit fields in the NVIC_ACTIVE0 register.
  534. //
  535. //*****************************************************************************
  536. #define NVIC_ACTIVE0_INT_M 0xFFFFFFFF // Interrupt Active
  537. #define NVIC_ACTIVE0_INT0 0x00000001 // Interrupt 0 active
  538. #define NVIC_ACTIVE0_INT1 0x00000002 // Interrupt 1 active
  539. #define NVIC_ACTIVE0_INT2 0x00000004 // Interrupt 2 active
  540. #define NVIC_ACTIVE0_INT3 0x00000008 // Interrupt 3 active
  541. #define NVIC_ACTIVE0_INT4 0x00000010 // Interrupt 4 active
  542. #define NVIC_ACTIVE0_INT5 0x00000020 // Interrupt 5 active
  543. #define NVIC_ACTIVE0_INT6 0x00000040 // Interrupt 6 active
  544. #define NVIC_ACTIVE0_INT7 0x00000080 // Interrupt 7 active
  545. #define NVIC_ACTIVE0_INT8 0x00000100 // Interrupt 8 active
  546. #define NVIC_ACTIVE0_INT9 0x00000200 // Interrupt 9 active
  547. #define NVIC_ACTIVE0_INT10 0x00000400 // Interrupt 10 active
  548. #define NVIC_ACTIVE0_INT11 0x00000800 // Interrupt 11 active
  549. #define NVIC_ACTIVE0_INT12 0x00001000 // Interrupt 12 active
  550. #define NVIC_ACTIVE0_INT13 0x00002000 // Interrupt 13 active
  551. #define NVIC_ACTIVE0_INT14 0x00004000 // Interrupt 14 active
  552. #define NVIC_ACTIVE0_INT15 0x00008000 // Interrupt 15 active
  553. #define NVIC_ACTIVE0_INT16 0x00010000 // Interrupt 16 active
  554. #define NVIC_ACTIVE0_INT17 0x00020000 // Interrupt 17 active
  555. #define NVIC_ACTIVE0_INT18 0x00040000 // Interrupt 18 active
  556. #define NVIC_ACTIVE0_INT19 0x00080000 // Interrupt 19 active
  557. #define NVIC_ACTIVE0_INT20 0x00100000 // Interrupt 20 active
  558. #define NVIC_ACTIVE0_INT21 0x00200000 // Interrupt 21 active
  559. #define NVIC_ACTIVE0_INT22 0x00400000 // Interrupt 22 active
  560. #define NVIC_ACTIVE0_INT23 0x00800000 // Interrupt 23 active
  561. #define NVIC_ACTIVE0_INT24 0x01000000 // Interrupt 24 active
  562. #define NVIC_ACTIVE0_INT25 0x02000000 // Interrupt 25 active
  563. #define NVIC_ACTIVE0_INT26 0x04000000 // Interrupt 26 active
  564. #define NVIC_ACTIVE0_INT27 0x08000000 // Interrupt 27 active
  565. #define NVIC_ACTIVE0_INT28 0x10000000 // Interrupt 28 active
  566. #define NVIC_ACTIVE0_INT29 0x20000000 // Interrupt 29 active
  567. #define NVIC_ACTIVE0_INT30 0x40000000 // Interrupt 30 active
  568. #define NVIC_ACTIVE0_INT31 0x80000000 // Interrupt 31 active
  569. //*****************************************************************************
  570. //
  571. // The following are defines for the bit fields in the NVIC_ACTIVE1 register.
  572. //
  573. //*****************************************************************************
  574. #define NVIC_ACTIVE1_INT_M 0xFFFFFFFF // Interrupt Active
  575. #define NVIC_ACTIVE1_INT32 0x00000001 // Interrupt 32 active
  576. #define NVIC_ACTIVE1_INT33 0x00000002 // Interrupt 33 active
  577. #define NVIC_ACTIVE1_INT34 0x00000004 // Interrupt 34 active
  578. #define NVIC_ACTIVE1_INT35 0x00000008 // Interrupt 35 active
  579. #define NVIC_ACTIVE1_INT36 0x00000010 // Interrupt 36 active
  580. #define NVIC_ACTIVE1_INT37 0x00000020 // Interrupt 37 active
  581. #define NVIC_ACTIVE1_INT38 0x00000040 // Interrupt 38 active
  582. #define NVIC_ACTIVE1_INT39 0x00000080 // Interrupt 39 active
  583. #define NVIC_ACTIVE1_INT40 0x00000100 // Interrupt 40 active
  584. #define NVIC_ACTIVE1_INT41 0x00000200 // Interrupt 41 active
  585. #define NVIC_ACTIVE1_INT42 0x00000400 // Interrupt 42 active
  586. #define NVIC_ACTIVE1_INT43 0x00000800 // Interrupt 43 active
  587. #define NVIC_ACTIVE1_INT44 0x00001000 // Interrupt 44 active
  588. #define NVIC_ACTIVE1_INT45 0x00002000 // Interrupt 45 active
  589. #define NVIC_ACTIVE1_INT46 0x00004000 // Interrupt 46 active
  590. #define NVIC_ACTIVE1_INT47 0x00008000 // Interrupt 47 active
  591. #define NVIC_ACTIVE1_INT48 0x00010000 // Interrupt 48 active
  592. #define NVIC_ACTIVE1_INT49 0x00020000 // Interrupt 49 active
  593. #define NVIC_ACTIVE1_INT50 0x00040000 // Interrupt 50 active
  594. #define NVIC_ACTIVE1_INT51 0x00080000 // Interrupt 51 active
  595. #define NVIC_ACTIVE1_INT52 0x00100000 // Interrupt 52 active
  596. #define NVIC_ACTIVE1_INT53 0x00200000 // Interrupt 53 active
  597. #define NVIC_ACTIVE1_INT54 0x00400000 // Interrupt 54 active
  598. #define NVIC_ACTIVE1_INT55 0x00800000 // Interrupt 55 active
  599. //*****************************************************************************
  600. //
  601. // The following are defines for the bit fields in the NVIC_ACTIVE2 register.
  602. //
  603. //*****************************************************************************
  604. #define NVIC_ACTIVE2_INT_M 0xFFFFFFFF // Interrupt Active
  605. //*****************************************************************************
  606. //
  607. // The following are defines for the bit fields in the NVIC_ACTIVE3 register.
  608. //
  609. //*****************************************************************************
  610. #define NVIC_ACTIVE3_INT_M 0xFFFFFFFF // Interrupt Active
  611. //*****************************************************************************
  612. //
  613. // The following are defines for the bit fields in the NVIC_ACTIVE4 register.
  614. //
  615. //*****************************************************************************
  616. #define NVIC_ACTIVE4_INT_M 0x0000000F // Interrupt Active
  617. //*****************************************************************************
  618. //
  619. // The following are defines for the bit fields in the NVIC_PRI0 register.
  620. //
  621. //*****************************************************************************
  622. #define NVIC_PRI0_INT3_M 0xE0000000 // Interrupt 3 Priority Mask
  623. #define NVIC_PRI0_INT2_M 0x00E00000 // Interrupt 2 Priority Mask
  624. #define NVIC_PRI0_INT1_M 0x0000E000 // Interrupt 1 Priority Mask
  625. #define NVIC_PRI0_INT0_M 0x000000E0 // Interrupt 0 Priority Mask
  626. #define NVIC_PRI0_INT3_S 29
  627. #define NVIC_PRI0_INT2_S 21
  628. #define NVIC_PRI0_INT1_S 13
  629. #define NVIC_PRI0_INT0_S 5
  630. //*****************************************************************************
  631. //
  632. // The following are defines for the bit fields in the NVIC_PRI1 register.
  633. //
  634. //*****************************************************************************
  635. #define NVIC_PRI1_INT7_M 0xE0000000 // Interrupt 7 Priority Mask
  636. #define NVIC_PRI1_INT6_M 0x00E00000 // Interrupt 6 Priority Mask
  637. #define NVIC_PRI1_INT5_M 0x0000E000 // Interrupt 5 Priority Mask
  638. #define NVIC_PRI1_INT4_M 0x000000E0 // Interrupt 4 Priority Mask
  639. #define NVIC_PRI1_INT7_S 29
  640. #define NVIC_PRI1_INT6_S 21
  641. #define NVIC_PRI1_INT5_S 13
  642. #define NVIC_PRI1_INT4_S 5
  643. //*****************************************************************************
  644. //
  645. // The following are defines for the bit fields in the NVIC_PRI2 register.
  646. //
  647. //*****************************************************************************
  648. #define NVIC_PRI2_INT11_M 0xE0000000 // Interrupt 11 Priority Mask
  649. #define NVIC_PRI2_INT10_M 0x00E00000 // Interrupt 10 Priority Mask
  650. #define NVIC_PRI2_INT9_M 0x0000E000 // Interrupt 9 Priority Mask
  651. #define NVIC_PRI2_INT8_M 0x000000E0 // Interrupt 8 Priority Mask
  652. #define NVIC_PRI2_INT11_S 29
  653. #define NVIC_PRI2_INT10_S 21
  654. #define NVIC_PRI2_INT9_S 13
  655. #define NVIC_PRI2_INT8_S 5
  656. //*****************************************************************************
  657. //
  658. // The following are defines for the bit fields in the NVIC_PRI3 register.
  659. //
  660. //*****************************************************************************
  661. #define NVIC_PRI3_INT15_M 0xE0000000 // Interrupt 15 Priority Mask
  662. #define NVIC_PRI3_INT14_M 0x00E00000 // Interrupt 14 Priority Mask
  663. #define NVIC_PRI3_INT13_M 0x0000E000 // Interrupt 13 Priority Mask
  664. #define NVIC_PRI3_INT12_M 0x000000E0 // Interrupt 12 Priority Mask
  665. #define NVIC_PRI3_INT15_S 29
  666. #define NVIC_PRI3_INT14_S 21
  667. #define NVIC_PRI3_INT13_S 13
  668. #define NVIC_PRI3_INT12_S 5
  669. //*****************************************************************************
  670. //
  671. // The following are defines for the bit fields in the NVIC_PRI4 register.
  672. //
  673. //*****************************************************************************
  674. #define NVIC_PRI4_INT19_M 0xE0000000 // Interrupt 19 Priority Mask
  675. #define NVIC_PRI4_INT18_M 0x00E00000 // Interrupt 18 Priority Mask
  676. #define NVIC_PRI4_INT17_M 0x0000E000 // Interrupt 17 Priority Mask
  677. #define NVIC_PRI4_INT16_M 0x000000E0 // Interrupt 16 Priority Mask
  678. #define NVIC_PRI4_INT19_S 29
  679. #define NVIC_PRI4_INT18_S 21
  680. #define NVIC_PRI4_INT17_S 13
  681. #define NVIC_PRI4_INT16_S 5
  682. //*****************************************************************************
  683. //
  684. // The following are defines for the bit fields in the NVIC_PRI5 register.
  685. //
  686. //*****************************************************************************
  687. #define NVIC_PRI5_INT23_M 0xE0000000 // Interrupt 23 Priority Mask
  688. #define NVIC_PRI5_INT22_M 0x00E00000 // Interrupt 22 Priority Mask
  689. #define NVIC_PRI5_INT21_M 0x0000E000 // Interrupt 21 Priority Mask
  690. #define NVIC_PRI5_INT20_M 0x000000E0 // Interrupt 20 Priority Mask
  691. #define NVIC_PRI5_INT23_S 29
  692. #define NVIC_PRI5_INT22_S 21
  693. #define NVIC_PRI5_INT21_S 13
  694. #define NVIC_PRI5_INT20_S 5
  695. //*****************************************************************************
  696. //
  697. // The following are defines for the bit fields in the NVIC_PRI6 register.
  698. //
  699. //*****************************************************************************
  700. #define NVIC_PRI6_INT27_M 0xE0000000 // Interrupt 27 Priority Mask
  701. #define NVIC_PRI6_INT26_M 0x00E00000 // Interrupt 26 Priority Mask
  702. #define NVIC_PRI6_INT25_M 0x0000E000 // Interrupt 25 Priority Mask
  703. #define NVIC_PRI6_INT24_M 0x000000E0 // Interrupt 24 Priority Mask
  704. #define NVIC_PRI6_INT27_S 29
  705. #define NVIC_PRI6_INT26_S 21
  706. #define NVIC_PRI6_INT25_S 13
  707. #define NVIC_PRI6_INT24_S 5
  708. //*****************************************************************************
  709. //
  710. // The following are defines for the bit fields in the NVIC_PRI7 register.
  711. //
  712. //*****************************************************************************
  713. #define NVIC_PRI7_INT31_M 0xE0000000 // Interrupt 31 Priority Mask
  714. #define NVIC_PRI7_INT30_M 0x00E00000 // Interrupt 30 Priority Mask
  715. #define NVIC_PRI7_INT29_M 0x0000E000 // Interrupt 29 Priority Mask
  716. #define NVIC_PRI7_INT28_M 0x000000E0 // Interrupt 28 Priority Mask
  717. #define NVIC_PRI7_INT31_S 29
  718. #define NVIC_PRI7_INT30_S 21
  719. #define NVIC_PRI7_INT29_S 13
  720. #define NVIC_PRI7_INT28_S 5
  721. //*****************************************************************************
  722. //
  723. // The following are defines for the bit fields in the NVIC_PRI8 register.
  724. //
  725. //*****************************************************************************
  726. #define NVIC_PRI8_INT35_M 0xE0000000 // Interrupt 35 Priority Mask
  727. #define NVIC_PRI8_INT34_M 0x00E00000 // Interrupt 34 Priority Mask
  728. #define NVIC_PRI8_INT33_M 0x0000E000 // Interrupt 33 Priority Mask
  729. #define NVIC_PRI8_INT32_M 0x000000E0 // Interrupt 32 Priority Mask
  730. #define NVIC_PRI8_INT35_S 29
  731. #define NVIC_PRI8_INT34_S 21
  732. #define NVIC_PRI8_INT33_S 13
  733. #define NVIC_PRI8_INT32_S 5
  734. //*****************************************************************************
  735. //
  736. // The following are defines for the bit fields in the NVIC_PRI9 register.
  737. //
  738. //*****************************************************************************
  739. #define NVIC_PRI9_INT39_M 0xE0000000 // Interrupt 39 Priority Mask
  740. #define NVIC_PRI9_INT38_M 0x00E00000 // Interrupt 38 Priority Mask
  741. #define NVIC_PRI9_INT37_M 0x0000E000 // Interrupt 37 Priority Mask
  742. #define NVIC_PRI9_INT36_M 0x000000E0 // Interrupt 36 Priority Mask
  743. #define NVIC_PRI9_INT39_S 29
  744. #define NVIC_PRI9_INT38_S 21
  745. #define NVIC_PRI9_INT37_S 13
  746. #define NVIC_PRI9_INT36_S 5
  747. //*****************************************************************************
  748. //
  749. // The following are defines for the bit fields in the NVIC_PRI10 register.
  750. //
  751. //*****************************************************************************
  752. #define NVIC_PRI10_INT43_M 0xE0000000 // Interrupt 43 Priority Mask
  753. #define NVIC_PRI10_INT42_M 0x00E00000 // Interrupt 42 Priority Mask
  754. #define NVIC_PRI10_INT41_M 0x0000E000 // Interrupt 41 Priority Mask
  755. #define NVIC_PRI10_INT40_M 0x000000E0 // Interrupt 40 Priority Mask
  756. #define NVIC_PRI10_INT43_S 29
  757. #define NVIC_PRI10_INT42_S 21
  758. #define NVIC_PRI10_INT41_S 13
  759. #define NVIC_PRI10_INT40_S 5
  760. //*****************************************************************************
  761. //
  762. // The following are defines for the bit fields in the NVIC_PRI11 register.
  763. //
  764. //*****************************************************************************
  765. #define NVIC_PRI11_INT47_M 0xE0000000 // Interrupt 47 Priority Mask
  766. #define NVIC_PRI11_INT46_M 0x00E00000 // Interrupt 46 Priority Mask
  767. #define NVIC_PRI11_INT45_M 0x0000E000 // Interrupt 45 Priority Mask
  768. #define NVIC_PRI11_INT44_M 0x000000E0 // Interrupt 44 Priority Mask
  769. #define NVIC_PRI11_INT47_S 29
  770. #define NVIC_PRI11_INT46_S 21
  771. #define NVIC_PRI11_INT45_S 13
  772. #define NVIC_PRI11_INT44_S 5
  773. //*****************************************************************************
  774. //
  775. // The following are defines for the bit fields in the NVIC_PRI12 register.
  776. //
  777. //*****************************************************************************
  778. #define NVIC_PRI12_INT51_M 0xE0000000 // Interrupt 51 Priority Mask
  779. #define NVIC_PRI12_INT50_M 0x00E00000 // Interrupt 50 Priority Mask
  780. #define NVIC_PRI12_INT49_M 0x0000E000 // Interrupt 49 Priority Mask
  781. #define NVIC_PRI12_INT48_M 0x000000E0 // Interrupt 48 Priority Mask
  782. #define NVIC_PRI12_INT51_S 29
  783. #define NVIC_PRI12_INT50_S 21
  784. #define NVIC_PRI12_INT49_S 13
  785. #define NVIC_PRI12_INT48_S 5
  786. //*****************************************************************************
  787. //
  788. // The following are defines for the bit fields in the NVIC_PRI13 register.
  789. //
  790. //*****************************************************************************
  791. #define NVIC_PRI13_INT55_M 0xE0000000 // Interrupt 55 Priority Mask
  792. #define NVIC_PRI13_INT54_M 0x00E00000 // Interrupt 54 Priority Mask
  793. #define NVIC_PRI13_INT53_M 0x0000E000 // Interrupt 53 Priority Mask
  794. #define NVIC_PRI13_INT52_M 0x000000E0 // Interrupt 52 Priority Mask
  795. #define NVIC_PRI13_INT55_S 29
  796. #define NVIC_PRI13_INT54_S 21
  797. #define NVIC_PRI13_INT53_S 13
  798. #define NVIC_PRI13_INT52_S 5
  799. //*****************************************************************************
  800. //
  801. // The following are defines for the bit fields in the NVIC_PRI14 register.
  802. //
  803. //*****************************************************************************
  804. #define NVIC_PRI14_INTD_M 0xE0000000 // Interrupt 59 Priority Mask
  805. #define NVIC_PRI14_INTC_M 0x00E00000 // Interrupt 58 Priority Mask
  806. #define NVIC_PRI14_INTB_M 0x0000E000 // Interrupt 57 Priority Mask
  807. #define NVIC_PRI14_INTA_M 0x000000E0 // Interrupt 56 Priority Mask
  808. #define NVIC_PRI14_INTD_S 29
  809. #define NVIC_PRI14_INTC_S 21
  810. #define NVIC_PRI14_INTB_S 13
  811. #define NVIC_PRI14_INTA_S 5
  812. //*****************************************************************************
  813. //
  814. // The following are defines for the bit fields in the NVIC_PRI15 register.
  815. //
  816. //*****************************************************************************
  817. #define NVIC_PRI15_INTD_M 0xE0000000 // Interrupt 63 Priority Mask
  818. #define NVIC_PRI15_INTC_M 0x00E00000 // Interrupt 62 Priority Mask
  819. #define NVIC_PRI15_INTB_M 0x0000E000 // Interrupt 61 Priority Mask
  820. #define NVIC_PRI15_INTA_M 0x000000E0 // Interrupt 60 Priority Mask
  821. #define NVIC_PRI15_INTD_S 29
  822. #define NVIC_PRI15_INTC_S 21
  823. #define NVIC_PRI15_INTB_S 13
  824. #define NVIC_PRI15_INTA_S 5
  825. //*****************************************************************************
  826. //
  827. // The following are defines for the bit fields in the NVIC_PRI16 register.
  828. //
  829. //*****************************************************************************
  830. #define NVIC_PRI16_INTD_M 0xE0000000 // Interrupt 67 Priority Mask
  831. #define NVIC_PRI16_INTC_M 0x00E00000 // Interrupt 66 Priority Mask
  832. #define NVIC_PRI16_INTB_M 0x0000E000 // Interrupt 65 Priority Mask
  833. #define NVIC_PRI16_INTA_M 0x000000E0 // Interrupt 64 Priority Mask
  834. #define NVIC_PRI16_INTD_S 29
  835. #define NVIC_PRI16_INTC_S 21
  836. #define NVIC_PRI16_INTB_S 13
  837. #define NVIC_PRI16_INTA_S 5
  838. //*****************************************************************************
  839. //
  840. // The following are defines for the bit fields in the NVIC_PRI17 register.
  841. //
  842. //*****************************************************************************
  843. #define NVIC_PRI17_INTD_M 0xE0000000 // Interrupt 71 Priority Mask
  844. #define NVIC_PRI17_INTC_M 0x00E00000 // Interrupt 70 Priority Mask
  845. #define NVIC_PRI17_INTB_M 0x0000E000 // Interrupt 69 Priority Mask
  846. #define NVIC_PRI17_INTA_M 0x000000E0 // Interrupt 68 Priority Mask
  847. #define NVIC_PRI17_INTD_S 29
  848. #define NVIC_PRI17_INTC_S 21
  849. #define NVIC_PRI17_INTB_S 13
  850. #define NVIC_PRI17_INTA_S 5
  851. //*****************************************************************************
  852. //
  853. // The following are defines for the bit fields in the NVIC_PRI18 register.
  854. //
  855. //*****************************************************************************
  856. #define NVIC_PRI18_INTD_M 0xE0000000 // Interrupt 75 Priority Mask
  857. #define NVIC_PRI18_INTC_M 0x00E00000 // Interrupt 74 Priority Mask
  858. #define NVIC_PRI18_INTB_M 0x0000E000 // Interrupt 73 Priority Mask
  859. #define NVIC_PRI18_INTA_M 0x000000E0 // Interrupt 72 Priority Mask
  860. #define NVIC_PRI18_INTD_S 29
  861. #define NVIC_PRI18_INTC_S 21
  862. #define NVIC_PRI18_INTB_S 13
  863. #define NVIC_PRI18_INTA_S 5
  864. //*****************************************************************************
  865. //
  866. // The following are defines for the bit fields in the NVIC_PRI19 register.
  867. //
  868. //*****************************************************************************
  869. #define NVIC_PRI19_INTD_M 0xE0000000 // Interrupt 79 Priority Mask
  870. #define NVIC_PRI19_INTC_M 0x00E00000 // Interrupt 78 Priority Mask
  871. #define NVIC_PRI19_INTB_M 0x0000E000 // Interrupt 77 Priority Mask
  872. #define NVIC_PRI19_INTA_M 0x000000E0 // Interrupt 76 Priority Mask
  873. #define NVIC_PRI19_INTD_S 29
  874. #define NVIC_PRI19_INTC_S 21
  875. #define NVIC_PRI19_INTB_S 13
  876. #define NVIC_PRI19_INTA_S 5
  877. //*****************************************************************************
  878. //
  879. // The following are defines for the bit fields in the NVIC_PRI20 register.
  880. //
  881. //*****************************************************************************
  882. #define NVIC_PRI20_INTD_M 0xE0000000 // Interrupt 83 Priority Mask
  883. #define NVIC_PRI20_INTC_M 0x00E00000 // Interrupt 82 Priority Mask
  884. #define NVIC_PRI20_INTB_M 0x0000E000 // Interrupt 81 Priority Mask
  885. #define NVIC_PRI20_INTA_M 0x000000E0 // Interrupt 80 Priority Mask
  886. #define NVIC_PRI20_INTD_S 29
  887. #define NVIC_PRI20_INTC_S 21
  888. #define NVIC_PRI20_INTB_S 13
  889. #define NVIC_PRI20_INTA_S 5
  890. //*****************************************************************************
  891. //
  892. // The following are defines for the bit fields in the NVIC_PRI21 register.
  893. //
  894. //*****************************************************************************
  895. #define NVIC_PRI21_INTD_M 0xE0000000 // Interrupt 87 Priority Mask
  896. #define NVIC_PRI21_INTC_M 0x00E00000 // Interrupt 86 Priority Mask
  897. #define NVIC_PRI21_INTB_M 0x0000E000 // Interrupt 85 Priority Mask
  898. #define NVIC_PRI21_INTA_M 0x000000E0 // Interrupt 84 Priority Mask
  899. #define NVIC_PRI21_INTD_S 29
  900. #define NVIC_PRI21_INTC_S 21
  901. #define NVIC_PRI21_INTB_S 13
  902. #define NVIC_PRI21_INTA_S 5
  903. //*****************************************************************************
  904. //
  905. // The following are defines for the bit fields in the NVIC_PRI22 register.
  906. //
  907. //*****************************************************************************
  908. #define NVIC_PRI22_INTD_M 0xE0000000 // Interrupt 91 Priority Mask
  909. #define NVIC_PRI22_INTC_M 0x00E00000 // Interrupt 90 Priority Mask
  910. #define NVIC_PRI22_INTB_M 0x0000E000 // Interrupt 89 Priority Mask
  911. #define NVIC_PRI22_INTA_M 0x000000E0 // Interrupt 88 Priority Mask
  912. #define NVIC_PRI22_INTD_S 29
  913. #define NVIC_PRI22_INTC_S 21
  914. #define NVIC_PRI22_INTB_S 13
  915. #define NVIC_PRI22_INTA_S 5
  916. //*****************************************************************************
  917. //
  918. // The following are defines for the bit fields in the NVIC_PRI23 register.
  919. //
  920. //*****************************************************************************
  921. #define NVIC_PRI23_INTD_M 0xE0000000 // Interrupt 95 Priority Mask
  922. #define NVIC_PRI23_INTC_M 0x00E00000 // Interrupt 94 Priority Mask
  923. #define NVIC_PRI23_INTB_M 0x0000E000 // Interrupt 93 Priority Mask
  924. #define NVIC_PRI23_INTA_M 0x000000E0 // Interrupt 92 Priority Mask
  925. #define NVIC_PRI23_INTD_S 29
  926. #define NVIC_PRI23_INTC_S 21
  927. #define NVIC_PRI23_INTB_S 13
  928. #define NVIC_PRI23_INTA_S 5
  929. //*****************************************************************************
  930. //
  931. // The following are defines for the bit fields in the NVIC_PRI24 register.
  932. //
  933. //*****************************************************************************
  934. #define NVIC_PRI24_INTD_M 0xE0000000 // Interrupt 99 Priority Mask
  935. #define NVIC_PRI24_INTC_M 0x00E00000 // Interrupt 98 Priority Mask
  936. #define NVIC_PRI24_INTB_M 0x0000E000 // Interrupt 97 Priority Mask
  937. #define NVIC_PRI24_INTA_M 0x000000E0 // Interrupt 96 Priority Mask
  938. #define NVIC_PRI24_INTD_S 29
  939. #define NVIC_PRI24_INTC_S 21
  940. #define NVIC_PRI24_INTB_S 13
  941. #define NVIC_PRI24_INTA_S 5
  942. //*****************************************************************************
  943. //
  944. // The following are defines for the bit fields in the NVIC_PRI25 register.
  945. //
  946. //*****************************************************************************
  947. #define NVIC_PRI25_INTD_M 0xE0000000 // Interrupt 103 Priority Mask
  948. #define NVIC_PRI25_INTC_M 0x00E00000 // Interrupt 102 Priority Mask
  949. #define NVIC_PRI25_INTB_M 0x0000E000 // Interrupt 101 Priority Mask
  950. #define NVIC_PRI25_INTA_M 0x000000E0 // Interrupt 100 Priority Mask
  951. #define NVIC_PRI25_INTD_S 29
  952. #define NVIC_PRI25_INTC_S 21
  953. #define NVIC_PRI25_INTB_S 13
  954. #define NVIC_PRI25_INTA_S 5
  955. //*****************************************************************************
  956. //
  957. // The following are defines for the bit fields in the NVIC_PRI26 register.
  958. //
  959. //*****************************************************************************
  960. #define NVIC_PRI26_INTD_M 0xE0000000 // Interrupt 107 Priority Mask
  961. #define NVIC_PRI26_INTC_M 0x00E00000 // Interrupt 106 Priority Mask
  962. #define NVIC_PRI26_INTB_M 0x0000E000 // Interrupt 105 Priority Mask
  963. #define NVIC_PRI26_INTA_M 0x000000E0 // Interrupt 104 Priority Mask
  964. #define NVIC_PRI26_INTD_S 29
  965. #define NVIC_PRI26_INTC_S 21
  966. #define NVIC_PRI26_INTB_S 13
  967. #define NVIC_PRI26_INTA_S 5
  968. //*****************************************************************************
  969. //
  970. // The following are defines for the bit fields in the NVIC_PRI27 register.
  971. //
  972. //*****************************************************************************
  973. #define NVIC_PRI27_INTD_M 0xE0000000 // Interrupt 111 Priority Mask
  974. #define NVIC_PRI27_INTC_M 0x00E00000 // Interrupt 110 Priority Mask
  975. #define NVIC_PRI27_INTB_M 0x0000E000 // Interrupt 109 Priority Mask
  976. #define NVIC_PRI27_INTA_M 0x000000E0 // Interrupt 108 Priority Mask
  977. #define NVIC_PRI27_INTD_S 29
  978. #define NVIC_PRI27_INTC_S 21
  979. #define NVIC_PRI27_INTB_S 13
  980. #define NVIC_PRI27_INTA_S 5
  981. //*****************************************************************************
  982. //
  983. // The following are defines for the bit fields in the NVIC_PRI28 register.
  984. //
  985. //*****************************************************************************
  986. #define NVIC_PRI28_INTD_M 0xE0000000 // Interrupt 115 Priority Mask
  987. #define NVIC_PRI28_INTC_M 0x00E00000 // Interrupt 114 Priority Mask
  988. #define NVIC_PRI28_INTB_M 0x0000E000 // Interrupt 113 Priority Mask
  989. #define NVIC_PRI28_INTA_M 0x000000E0 // Interrupt 112 Priority Mask
  990. #define NVIC_PRI28_INTD_S 29
  991. #define NVIC_PRI28_INTC_S 21
  992. #define NVIC_PRI28_INTB_S 13
  993. #define NVIC_PRI28_INTA_S 5
  994. //*****************************************************************************
  995. //
  996. // The following are defines for the bit fields in the NVIC_PRI29 register.
  997. //
  998. //*****************************************************************************
  999. #define NVIC_PRI29_INTD_M 0xE0000000 // Interrupt 119 Priority Mask
  1000. #define NVIC_PRI29_INTC_M 0x00E00000 // Interrupt 118 Priority Mask
  1001. #define NVIC_PRI29_INTB_M 0x0000E000 // Interrupt 117 Priority Mask
  1002. #define NVIC_PRI29_INTA_M 0x000000E0 // Interrupt 116 Priority Mask
  1003. #define NVIC_PRI29_INTD_S 29
  1004. #define NVIC_PRI29_INTC_S 21
  1005. #define NVIC_PRI29_INTB_S 13
  1006. #define NVIC_PRI29_INTA_S 5
  1007. //*****************************************************************************
  1008. //
  1009. // The following are defines for the bit fields in the NVIC_PRI30 register.
  1010. //
  1011. //*****************************************************************************
  1012. #define NVIC_PRI30_INTD_M 0xE0000000 // Interrupt 123 Priority Mask
  1013. #define NVIC_PRI30_INTC_M 0x00E00000 // Interrupt 122 Priority Mask
  1014. #define NVIC_PRI30_INTB_M 0x0000E000 // Interrupt 121 Priority Mask
  1015. #define NVIC_PRI30_INTA_M 0x000000E0 // Interrupt 120 Priority Mask
  1016. #define NVIC_PRI30_INTD_S 29
  1017. #define NVIC_PRI30_INTC_S 21
  1018. #define NVIC_PRI30_INTB_S 13
  1019. #define NVIC_PRI30_INTA_S 5
  1020. //*****************************************************************************
  1021. //
  1022. // The following are defines for the bit fields in the NVIC_PRI31 register.
  1023. //
  1024. //*****************************************************************************
  1025. #define NVIC_PRI31_INTD_M 0xE0000000 // Interrupt 127 Priority Mask
  1026. #define NVIC_PRI31_INTC_M 0x00E00000 // Interrupt 126 Priority Mask
  1027. #define NVIC_PRI31_INTB_M 0x0000E000 // Interrupt 125 Priority Mask
  1028. #define NVIC_PRI31_INTA_M 0x000000E0 // Interrupt 124 Priority Mask
  1029. #define NVIC_PRI31_INTD_S 29
  1030. #define NVIC_PRI31_INTC_S 21
  1031. #define NVIC_PRI31_INTB_S 13
  1032. #define NVIC_PRI31_INTA_S 5
  1033. //*****************************************************************************
  1034. //
  1035. // The following are defines for the bit fields in the NVIC_PRI32 register.
  1036. //
  1037. //*****************************************************************************
  1038. #define NVIC_PRI32_INTD_M 0xE0000000 // Interrupt 131 Priority Mask
  1039. #define NVIC_PRI32_INTC_M 0x00E00000 // Interrupt 130 Priority Mask
  1040. #define NVIC_PRI32_INTB_M 0x0000E000 // Interrupt 129 Priority Mask
  1041. #define NVIC_PRI32_INTA_M 0x000000E0 // Interrupt 128 Priority Mask
  1042. #define NVIC_PRI32_INTD_S 29
  1043. #define NVIC_PRI32_INTC_S 21
  1044. #define NVIC_PRI32_INTB_S 13
  1045. #define NVIC_PRI32_INTA_S 5
  1046. //*****************************************************************************
  1047. //
  1048. // The following are defines for the bit fields in the NVIC_CPUID register.
  1049. //
  1050. //*****************************************************************************
  1051. #define NVIC_CPUID_IMP_M 0xFF000000 // Implementer Code
  1052. #define NVIC_CPUID_IMP_ARM 0x41000000 // ARM
  1053. #define NVIC_CPUID_VAR_M 0x00F00000 // Variant Number
  1054. #define NVIC_CPUID_CON_M 0x000F0000 // Constant
  1055. #define NVIC_CPUID_PARTNO_M 0x0000FFF0 // Part Number
  1056. #define NVIC_CPUID_PARTNO_CM3 0x0000C230 // Cortex-M3 processor
  1057. #define NVIC_CPUID_PARTNO_CM4 0x0000C240 // Cortex-M4 processor
  1058. #define NVIC_CPUID_REV_M 0x0000000F // Revision Number
  1059. //*****************************************************************************
  1060. //
  1061. // The following are defines for the bit fields in the NVIC_INT_CTRL register.
  1062. //
  1063. //*****************************************************************************
  1064. #define NVIC_INT_CTRL_NMI_SET 0x80000000 // NMI Set Pending
  1065. #define NVIC_INT_CTRL_PEND_SV 0x10000000 // PendSV Set Pending
  1066. #define NVIC_INT_CTRL_UNPEND_SV 0x08000000 // PendSV Clear Pending
  1067. #define NVIC_INT_CTRL_PENDSTSET 0x04000000 // SysTick Set Pending
  1068. #define NVIC_INT_CTRL_PENDSTCLR 0x02000000 // SysTick Clear Pending
  1069. #define NVIC_INT_CTRL_ISR_PRE 0x00800000 // Debug Interrupt Handling
  1070. #define NVIC_INT_CTRL_ISR_PEND 0x00400000 // Interrupt Pending
  1071. #define NVIC_INT_CTRL_VEC_PEN_M 0x000FF000 // Interrupt Pending Vector Number
  1072. #define NVIC_INT_CTRL_VEC_PEN_NMI \
  1073. 0x00002000 // NMI
  1074. #define NVIC_INT_CTRL_VEC_PEN_HARD \
  1075. 0x00003000 // Hard fault
  1076. #define NVIC_INT_CTRL_VEC_PEN_MEM \
  1077. 0x00004000 // Memory management fault
  1078. #define NVIC_INT_CTRL_VEC_PEN_BUS \
  1079. 0x00005000 // Bus fault
  1080. #define NVIC_INT_CTRL_VEC_PEN_USG \
  1081. 0x00006000 // Usage fault
  1082. #define NVIC_INT_CTRL_VEC_PEN_SVC \
  1083. 0x0000B000 // SVCall
  1084. #define NVIC_INT_CTRL_VEC_PEN_PNDSV \
  1085. 0x0000E000 // PendSV
  1086. #define NVIC_INT_CTRL_VEC_PEN_TICK \
  1087. 0x0000F000 // SysTick
  1088. #define NVIC_INT_CTRL_RET_BASE 0x00000800 // Return to Base
  1089. #define NVIC_INT_CTRL_VEC_ACT_M 0x000000FF // Interrupt Pending Vector Number
  1090. #define NVIC_INT_CTRL_VEC_PEN_S 12
  1091. #define NVIC_INT_CTRL_VEC_ACT_S 0
  1092. //*****************************************************************************
  1093. //
  1094. // The following are defines for the bit fields in the NVIC_VTABLE register.
  1095. //
  1096. //*****************************************************************************
  1097. #define NVIC_VTABLE_BASE 0x20000000 // Vector Table Base
  1098. #define NVIC_VTABLE_OFFSET_M 0x1FFFFC00 // Vector Table Offset
  1099. #define NVIC_VTABLE_OFFSET_S 10
  1100. //*****************************************************************************
  1101. //
  1102. // The following are defines for the bit fields in the NVIC_APINT register.
  1103. //
  1104. //*****************************************************************************
  1105. #define NVIC_APINT_VECTKEY_M 0xFFFF0000 // Register Key
  1106. #define NVIC_APINT_VECTKEY 0x05FA0000 // Vector key
  1107. #define NVIC_APINT_ENDIANESS 0x00008000 // Data Endianess
  1108. #define NVIC_APINT_PRIGROUP_M 0x00000700 // Interrupt Priority Grouping
  1109. #define NVIC_APINT_PRIGROUP_7_1 0x00000000 // Priority group 7.1 split
  1110. #define NVIC_APINT_PRIGROUP_6_2 0x00000100 // Priority group 6.2 split
  1111. #define NVIC_APINT_PRIGROUP_5_3 0x00000200 // Priority group 5.3 split
  1112. #define NVIC_APINT_PRIGROUP_4_4 0x00000300 // Priority group 4.4 split
  1113. #define NVIC_APINT_PRIGROUP_3_5 0x00000400 // Priority group 3.5 split
  1114. #define NVIC_APINT_PRIGROUP_2_6 0x00000500 // Priority group 2.6 split
  1115. #define NVIC_APINT_PRIGROUP_1_7 0x00000600 // Priority group 1.7 split
  1116. #define NVIC_APINT_PRIGROUP_0_8 0x00000700 // Priority group 0.8 split
  1117. #define NVIC_APINT_SYSRESETREQ 0x00000004 // System Reset Request
  1118. #define NVIC_APINT_VECT_CLR_ACT 0x00000002 // Clear Active NMI / Fault
  1119. #define NVIC_APINT_VECT_RESET 0x00000001 // System Reset
  1120. //*****************************************************************************
  1121. //
  1122. // The following are defines for the bit fields in the NVIC_SYS_CTRL register.
  1123. //
  1124. //*****************************************************************************
  1125. #define NVIC_SYS_CTRL_SEVONPEND 0x00000010 // Wake Up on Pending
  1126. #define NVIC_SYS_CTRL_SLEEPDEEP 0x00000004 // Deep Sleep Enable
  1127. #define NVIC_SYS_CTRL_SLEEPEXIT 0x00000002 // Sleep on ISR Exit
  1128. //*****************************************************************************
  1129. //
  1130. // The following are defines for the bit fields in the NVIC_CFG_CTRL register.
  1131. //
  1132. //*****************************************************************************
  1133. #define NVIC_CFG_CTRL_STKALIGN 0x00000200 // Stack Alignment on Exception
  1134. // Entry
  1135. #define NVIC_CFG_CTRL_BFHFNMIGN 0x00000100 // Ignore Bus Fault in NMI and
  1136. // Fault
  1137. #define NVIC_CFG_CTRL_DIV0 0x00000010 // Trap on Divide by 0
  1138. #define NVIC_CFG_CTRL_UNALIGNED 0x00000008 // Trap on Unaligned Access
  1139. #define NVIC_CFG_CTRL_MAIN_PEND 0x00000002 // Allow Main Interrupt Trigger
  1140. #define NVIC_CFG_CTRL_BASE_THR 0x00000001 // Thread State Control
  1141. //*****************************************************************************
  1142. //
  1143. // The following are defines for the bit fields in the NVIC_SYS_PRI1 register.
  1144. //
  1145. //*****************************************************************************
  1146. #define NVIC_SYS_PRI1_USAGE_M 0x00E00000 // Usage Fault Priority
  1147. #define NVIC_SYS_PRI1_BUS_M 0x0000E000 // Bus Fault Priority
  1148. #define NVIC_SYS_PRI1_MEM_M 0x000000E0 // Memory Management Fault Priority
  1149. #define NVIC_SYS_PRI1_USAGE_S 21
  1150. #define NVIC_SYS_PRI1_BUS_S 13
  1151. #define NVIC_SYS_PRI1_MEM_S 5
  1152. //*****************************************************************************
  1153. //
  1154. // The following are defines for the bit fields in the NVIC_SYS_PRI2 register.
  1155. //
  1156. //*****************************************************************************
  1157. #define NVIC_SYS_PRI2_SVC_M 0xE0000000 // SVCall Priority
  1158. #define NVIC_SYS_PRI2_SVC_S 29
  1159. //*****************************************************************************
  1160. //
  1161. // The following are defines for the bit fields in the NVIC_SYS_PRI3 register.
  1162. //
  1163. //*****************************************************************************
  1164. #define NVIC_SYS_PRI3_TICK_M 0xE0000000 // SysTick Exception Priority
  1165. #define NVIC_SYS_PRI3_PENDSV_M 0x00E00000 // PendSV Priority
  1166. #define NVIC_SYS_PRI3_DEBUG_M 0x000000E0 // Debug Priority
  1167. #define NVIC_SYS_PRI3_TICK_S 29
  1168. #define NVIC_SYS_PRI3_PENDSV_S 21
  1169. #define NVIC_SYS_PRI3_DEBUG_S 5
  1170. //*****************************************************************************
  1171. //
  1172. // The following are defines for the bit fields in the NVIC_SYS_HND_CTRL
  1173. // register.
  1174. //
  1175. //*****************************************************************************
  1176. #define NVIC_SYS_HND_CTRL_USAGE 0x00040000 // Usage Fault Enable
  1177. #define NVIC_SYS_HND_CTRL_BUS 0x00020000 // Bus Fault Enable
  1178. #define NVIC_SYS_HND_CTRL_MEM 0x00010000 // Memory Management Fault Enable
  1179. #define NVIC_SYS_HND_CTRL_SVC 0x00008000 // SVC Call Pending
  1180. #define NVIC_SYS_HND_CTRL_BUSP 0x00004000 // Bus Fault Pending
  1181. #define NVIC_SYS_HND_CTRL_MEMP 0x00002000 // Memory Management Fault Pending
  1182. #define NVIC_SYS_HND_CTRL_USAGEP \
  1183. 0x00001000 // Usage Fault Pending
  1184. #define NVIC_SYS_HND_CTRL_TICK 0x00000800 // SysTick Exception Active
  1185. #define NVIC_SYS_HND_CTRL_PNDSV 0x00000400 // PendSV Exception Active
  1186. #define NVIC_SYS_HND_CTRL_MON 0x00000100 // Debug Monitor Active
  1187. #define NVIC_SYS_HND_CTRL_SVCA 0x00000080 // SVC Call Active
  1188. #define NVIC_SYS_HND_CTRL_USGA 0x00000008 // Usage Fault Active
  1189. #define NVIC_SYS_HND_CTRL_BUSA 0x00000002 // Bus Fault Active
  1190. #define NVIC_SYS_HND_CTRL_MEMA 0x00000001 // Memory Management Fault Active
  1191. //*****************************************************************************
  1192. //
  1193. // The following are defines for the bit fields in the NVIC_FAULT_STAT
  1194. // register.
  1195. //
  1196. //*****************************************************************************
  1197. #define NVIC_FAULT_STAT_DIV0 0x02000000 // Divide-by-Zero Usage Fault
  1198. #define NVIC_FAULT_STAT_UNALIGN 0x01000000 // Unaligned Access Usage Fault
  1199. #define NVIC_FAULT_STAT_NOCP 0x00080000 // No Coprocessor Usage Fault
  1200. #define NVIC_FAULT_STAT_INVPC 0x00040000 // Invalid PC Load Usage Fault
  1201. #define NVIC_FAULT_STAT_INVSTAT 0x00020000 // Invalid State Usage Fault
  1202. #define NVIC_FAULT_STAT_UNDEF 0x00010000 // Undefined Instruction Usage
  1203. // Fault
  1204. #define NVIC_FAULT_STAT_BFARV 0x00008000 // Bus Fault Address Register Valid
  1205. #define NVIC_FAULT_STAT_BLSPERR 0x00002000 // Bus Fault on Floating-Point Lazy
  1206. // State Preservation
  1207. #define NVIC_FAULT_STAT_BSTKE 0x00001000 // Stack Bus Fault
  1208. #define NVIC_FAULT_STAT_BUSTKE 0x00000800 // Unstack Bus Fault
  1209. #define NVIC_FAULT_STAT_IMPRE 0x00000400 // Imprecise Data Bus Error
  1210. #define NVIC_FAULT_STAT_PRECISE 0x00000200 // Precise Data Bus Error
  1211. #define NVIC_FAULT_STAT_IBUS 0x00000100 // Instruction Bus Error
  1212. #define NVIC_FAULT_STAT_MMARV 0x00000080 // Memory Management Fault Address
  1213. // Register Valid
  1214. #define NVIC_FAULT_STAT_MLSPERR 0x00000020 // Memory Management Fault on
  1215. // Floating-Point Lazy State
  1216. // Preservation
  1217. #define NVIC_FAULT_STAT_MSTKE 0x00000010 // Stack Access Violation
  1218. #define NVIC_FAULT_STAT_MUSTKE 0x00000008 // Unstack Access Violation
  1219. #define NVIC_FAULT_STAT_DERR 0x00000002 // Data Access Violation
  1220. #define NVIC_FAULT_STAT_IERR 0x00000001 // Instruction Access Violation
  1221. //*****************************************************************************
  1222. //
  1223. // The following are defines for the bit fields in the NVIC_HFAULT_STAT
  1224. // register.
  1225. //
  1226. //*****************************************************************************
  1227. #define NVIC_HFAULT_STAT_DBG 0x80000000 // Debug Event
  1228. #define NVIC_HFAULT_STAT_FORCED 0x40000000 // Forced Hard Fault
  1229. #define NVIC_HFAULT_STAT_VECT 0x00000002 // Vector Table Read Fault
  1230. //*****************************************************************************
  1231. //
  1232. // The following are defines for the bit fields in the NVIC_DEBUG_STAT
  1233. // register.
  1234. //
  1235. //*****************************************************************************
  1236. #define NVIC_DEBUG_STAT_EXTRNL 0x00000010 // EDBGRQ asserted
  1237. #define NVIC_DEBUG_STAT_VCATCH 0x00000008 // Vector catch
  1238. #define NVIC_DEBUG_STAT_DWTTRAP 0x00000004 // DWT match
  1239. #define NVIC_DEBUG_STAT_BKPT 0x00000002 // Breakpoint instruction
  1240. #define NVIC_DEBUG_STAT_HALTED 0x00000001 // Halt request
  1241. //*****************************************************************************
  1242. //
  1243. // The following are defines for the bit fields in the NVIC_MM_ADDR register.
  1244. //
  1245. //*****************************************************************************
  1246. #define NVIC_MM_ADDR_M 0xFFFFFFFF // Fault Address
  1247. #define NVIC_MM_ADDR_S 0
  1248. //*****************************************************************************
  1249. //
  1250. // The following are defines for the bit fields in the NVIC_FAULT_ADDR
  1251. // register.
  1252. //
  1253. //*****************************************************************************
  1254. #define NVIC_FAULT_ADDR_M 0xFFFFFFFF // Fault Address
  1255. #define NVIC_FAULT_ADDR_S 0
  1256. //*****************************************************************************
  1257. //
  1258. // The following are defines for the bit fields in the NVIC_CPAC register.
  1259. //
  1260. //*****************************************************************************
  1261. #define NVIC_CPAC_CP11_M 0x00C00000 // CP11 Coprocessor Access
  1262. // Privilege
  1263. #define NVIC_CPAC_CP11_DIS 0x00000000 // Access Denied
  1264. #define NVIC_CPAC_CP11_PRIV 0x00400000 // Privileged Access Only
  1265. #define NVIC_CPAC_CP11_FULL 0x00C00000 // Full Access
  1266. #define NVIC_CPAC_CP10_M 0x00300000 // CP10 Coprocessor Access
  1267. // Privilege
  1268. #define NVIC_CPAC_CP10_DIS 0x00000000 // Access Denied
  1269. #define NVIC_CPAC_CP10_PRIV 0x00100000 // Privileged Access Only
  1270. #define NVIC_CPAC_CP10_FULL 0x00300000 // Full Access
  1271. //*****************************************************************************
  1272. //
  1273. // The following are defines for the bit fields in the NVIC_MPU_TYPE register.
  1274. //
  1275. //*****************************************************************************
  1276. #define NVIC_MPU_TYPE_IREGION_M 0x00FF0000 // Number of I Regions
  1277. #define NVIC_MPU_TYPE_DREGION_M 0x0000FF00 // Number of D Regions
  1278. #define NVIC_MPU_TYPE_SEPARATE 0x00000001 // Separate or Unified MPU
  1279. #define NVIC_MPU_TYPE_IREGION_S 16
  1280. #define NVIC_MPU_TYPE_DREGION_S 8
  1281. //*****************************************************************************
  1282. //
  1283. // The following are defines for the bit fields in the NVIC_MPU_CTRL register.
  1284. //
  1285. //*****************************************************************************
  1286. #define NVIC_MPU_CTRL_PRIVDEFEN 0x00000004 // MPU Default Region
  1287. #define NVIC_MPU_CTRL_HFNMIENA 0x00000002 // MPU Enabled During Faults
  1288. #define NVIC_MPU_CTRL_ENABLE 0x00000001 // MPU Enable
  1289. //*****************************************************************************
  1290. //
  1291. // The following are defines for the bit fields in the NVIC_MPU_NUMBER
  1292. // register.
  1293. //
  1294. //*****************************************************************************
  1295. #define NVIC_MPU_NUMBER_M 0x00000007 // MPU Region to Access
  1296. #define NVIC_MPU_NUMBER_S 0
  1297. //*****************************************************************************
  1298. //
  1299. // The following are defines for the bit fields in the NVIC_MPU_BASE register.
  1300. //
  1301. //*****************************************************************************
  1302. #define NVIC_MPU_BASE_ADDR_M 0xFFFFFFE0 // Base Address Mask
  1303. #define NVIC_MPU_BASE_VALID 0x00000010 // Region Number Valid
  1304. #define NVIC_MPU_BASE_REGION_M 0x00000007 // Region Number
  1305. #define NVIC_MPU_BASE_ADDR_S 5
  1306. #define NVIC_MPU_BASE_REGION_S 0
  1307. //*****************************************************************************
  1308. //
  1309. // The following are defines for the bit fields in the NVIC_MPU_ATTR register.
  1310. //
  1311. //*****************************************************************************
  1312. #define NVIC_MPU_ATTR_M 0xFFFF0000 // Attributes
  1313. #define NVIC_MPU_ATTR_XN 0x10000000 // Instruction Access Disable
  1314. #define NVIC_MPU_ATTR_AP_M 0x07000000 // Access Privilege
  1315. #define NVIC_MPU_ATTR_AP_NO_NO 0x00000000 // prv: no access, usr: no access
  1316. #define NVIC_MPU_ATTR_AP_RW_NO 0x01000000 // prv: rw, usr: none
  1317. #define NVIC_MPU_ATTR_AP_RW_RO 0x02000000 // prv: rw, usr: read-only
  1318. #define NVIC_MPU_ATTR_AP_RW_RW 0x03000000 // prv: rw, usr: rw
  1319. #define NVIC_MPU_ATTR_AP_RO_NO 0x05000000 // prv: ro, usr: none
  1320. #define NVIC_MPU_ATTR_AP_RO_RO 0x06000000 // prv: ro, usr: ro
  1321. #define NVIC_MPU_ATTR_TEX_M 0x00380000 // Type Extension Mask
  1322. #define NVIC_MPU_ATTR_SHAREABLE 0x00040000 // Shareable
  1323. #define NVIC_MPU_ATTR_CACHEABLE 0x00020000 // Cacheable
  1324. #define NVIC_MPU_ATTR_BUFFRABLE 0x00010000 // Bufferable
  1325. #define NVIC_MPU_ATTR_SRD_M 0x0000FF00 // Subregion Disable Bits
  1326. #define NVIC_MPU_ATTR_SRD_0 0x00000100 // Sub-region 0 disable
  1327. #define NVIC_MPU_ATTR_SRD_1 0x00000200 // Sub-region 1 disable
  1328. #define NVIC_MPU_ATTR_SRD_2 0x00000400 // Sub-region 2 disable
  1329. #define NVIC_MPU_ATTR_SRD_3 0x00000800 // Sub-region 3 disable
  1330. #define NVIC_MPU_ATTR_SRD_4 0x00001000 // Sub-region 4 disable
  1331. #define NVIC_MPU_ATTR_SRD_5 0x00002000 // Sub-region 5 disable
  1332. #define NVIC_MPU_ATTR_SRD_6 0x00004000 // Sub-region 6 disable
  1333. #define NVIC_MPU_ATTR_SRD_7 0x00008000 // Sub-region 7 disable
  1334. #define NVIC_MPU_ATTR_SIZE_M 0x0000003E // Region Size Mask
  1335. #define NVIC_MPU_ATTR_SIZE_32B 0x00000008 // Region size 32 bytes
  1336. #define NVIC_MPU_ATTR_SIZE_64B 0x0000000A // Region size 64 bytes
  1337. #define NVIC_MPU_ATTR_SIZE_128B 0x0000000C // Region size 128 bytes
  1338. #define NVIC_MPU_ATTR_SIZE_256B 0x0000000E // Region size 256 bytes
  1339. #define NVIC_MPU_ATTR_SIZE_512B 0x00000010 // Region size 512 bytes
  1340. #define NVIC_MPU_ATTR_SIZE_1K 0x00000012 // Region size 1 Kbytes
  1341. #define NVIC_MPU_ATTR_SIZE_2K 0x00000014 // Region size 2 Kbytes
  1342. #define NVIC_MPU_ATTR_SIZE_4K 0x00000016 // Region size 4 Kbytes
  1343. #define NVIC_MPU_ATTR_SIZE_8K 0x00000018 // Region size 8 Kbytes
  1344. #define NVIC_MPU_ATTR_SIZE_16K 0x0000001A // Region size 16 Kbytes
  1345. #define NVIC_MPU_ATTR_SIZE_32K 0x0000001C // Region size 32 Kbytes
  1346. #define NVIC_MPU_ATTR_SIZE_64K 0x0000001E // Region size 64 Kbytes
  1347. #define NVIC_MPU_ATTR_SIZE_128K 0x00000020 // Region size 128 Kbytes
  1348. #define NVIC_MPU_ATTR_SIZE_256K 0x00000022 // Region size 256 Kbytes
  1349. #define NVIC_MPU_ATTR_SIZE_512K 0x00000024 // Region size 512 Kbytes
  1350. #define NVIC_MPU_ATTR_SIZE_1M 0x00000026 // Region size 1 Mbytes
  1351. #define NVIC_MPU_ATTR_SIZE_2M 0x00000028 // Region size 2 Mbytes
  1352. #define NVIC_MPU_ATTR_SIZE_4M 0x0000002A // Region size 4 Mbytes
  1353. #define NVIC_MPU_ATTR_SIZE_8M 0x0000002C // Region size 8 Mbytes
  1354. #define NVIC_MPU_ATTR_SIZE_16M 0x0000002E // Region size 16 Mbytes
  1355. #define NVIC_MPU_ATTR_SIZE_32M 0x00000030 // Region size 32 Mbytes
  1356. #define NVIC_MPU_ATTR_SIZE_64M 0x00000032 // Region size 64 Mbytes
  1357. #define NVIC_MPU_ATTR_SIZE_128M 0x00000034 // Region size 128 Mbytes
  1358. #define NVIC_MPU_ATTR_SIZE_256M 0x00000036 // Region size 256 Mbytes
  1359. #define NVIC_MPU_ATTR_SIZE_512M 0x00000038 // Region size 512 Mbytes
  1360. #define NVIC_MPU_ATTR_SIZE_1G 0x0000003A // Region size 1 Gbytes
  1361. #define NVIC_MPU_ATTR_SIZE_2G 0x0000003C // Region size 2 Gbytes
  1362. #define NVIC_MPU_ATTR_SIZE_4G 0x0000003E // Region size 4 Gbytes
  1363. #define NVIC_MPU_ATTR_ENABLE 0x00000001 // Region Enable
  1364. //*****************************************************************************
  1365. //
  1366. // The following are defines for the bit fields in the NVIC_MPU_BASE1 register.
  1367. //
  1368. //*****************************************************************************
  1369. #define NVIC_MPU_BASE1_ADDR_M 0xFFFFFFE0 // Base Address Mask
  1370. #define NVIC_MPU_BASE1_VALID 0x00000010 // Region Number Valid
  1371. #define NVIC_MPU_BASE1_REGION_M 0x00000007 // Region Number
  1372. #define NVIC_MPU_BASE1_ADDR_S 5
  1373. #define NVIC_MPU_BASE1_REGION_S 0
  1374. //*****************************************************************************
  1375. //
  1376. // The following are defines for the bit fields in the NVIC_MPU_ATTR1 register.
  1377. //
  1378. //*****************************************************************************
  1379. #define NVIC_MPU_ATTR1_XN 0x10000000 // Instruction Access Disable
  1380. #define NVIC_MPU_ATTR1_AP_M 0x07000000 // Access Privilege
  1381. #define NVIC_MPU_ATTR1_TEX_M 0x00380000 // Type Extension Mask
  1382. #define NVIC_MPU_ATTR1_SHAREABLE \
  1383. 0x00040000 // Shareable
  1384. #define NVIC_MPU_ATTR1_CACHEABLE \
  1385. 0x00020000 // Cacheable
  1386. #define NVIC_MPU_ATTR1_BUFFRABLE \
  1387. 0x00010000 // Bufferable
  1388. #define NVIC_MPU_ATTR1_SRD_M 0x0000FF00 // Subregion Disable Bits
  1389. #define NVIC_MPU_ATTR1_SIZE_M 0x0000003E // Region Size Mask
  1390. #define NVIC_MPU_ATTR1_ENABLE 0x00000001 // Region Enable
  1391. //*****************************************************************************
  1392. //
  1393. // The following are defines for the bit fields in the NVIC_MPU_BASE2 register.
  1394. //
  1395. //*****************************************************************************
  1396. #define NVIC_MPU_BASE2_ADDR_M 0xFFFFFFE0 // Base Address Mask
  1397. #define NVIC_MPU_BASE2_VALID 0x00000010 // Region Number Valid
  1398. #define NVIC_MPU_BASE2_REGION_M 0x00000007 // Region Number
  1399. #define NVIC_MPU_BASE2_ADDR_S 5
  1400. #define NVIC_MPU_BASE2_REGION_S 0
  1401. //*****************************************************************************
  1402. //
  1403. // The following are defines for the bit fields in the NVIC_MPU_ATTR2 register.
  1404. //
  1405. //*****************************************************************************
  1406. #define NVIC_MPU_ATTR2_XN 0x10000000 // Instruction Access Disable
  1407. #define NVIC_MPU_ATTR2_AP_M 0x07000000 // Access Privilege
  1408. #define NVIC_MPU_ATTR2_TEX_M 0x00380000 // Type Extension Mask
  1409. #define NVIC_MPU_ATTR2_SHAREABLE \
  1410. 0x00040000 // Shareable
  1411. #define NVIC_MPU_ATTR2_CACHEABLE \
  1412. 0x00020000 // Cacheable
  1413. #define NVIC_MPU_ATTR2_BUFFRABLE \
  1414. 0x00010000 // Bufferable
  1415. #define NVIC_MPU_ATTR2_SRD_M 0x0000FF00 // Subregion Disable Bits
  1416. #define NVIC_MPU_ATTR2_SIZE_M 0x0000003E // Region Size Mask
  1417. #define NVIC_MPU_ATTR2_ENABLE 0x00000001 // Region Enable
  1418. //*****************************************************************************
  1419. //
  1420. // The following are defines for the bit fields in the NVIC_MPU_BASE3 register.
  1421. //
  1422. //*****************************************************************************
  1423. #define NVIC_MPU_BASE3_ADDR_M 0xFFFFFFE0 // Base Address Mask
  1424. #define NVIC_MPU_BASE3_VALID 0x00000010 // Region Number Valid
  1425. #define NVIC_MPU_BASE3_REGION_M 0x00000007 // Region Number
  1426. #define NVIC_MPU_BASE3_ADDR_S 5
  1427. #define NVIC_MPU_BASE3_REGION_S 0
  1428. //*****************************************************************************
  1429. //
  1430. // The following are defines for the bit fields in the NVIC_MPU_ATTR3 register.
  1431. //
  1432. //*****************************************************************************
  1433. #define NVIC_MPU_ATTR3_XN 0x10000000 // Instruction Access Disable
  1434. #define NVIC_MPU_ATTR3_AP_M 0x07000000 // Access Privilege
  1435. #define NVIC_MPU_ATTR3_TEX_M 0x00380000 // Type Extension Mask
  1436. #define NVIC_MPU_ATTR3_SHAREABLE \
  1437. 0x00040000 // Shareable
  1438. #define NVIC_MPU_ATTR3_CACHEABLE \
  1439. 0x00020000 // Cacheable
  1440. #define NVIC_MPU_ATTR3_BUFFRABLE \
  1441. 0x00010000 // Bufferable
  1442. #define NVIC_MPU_ATTR3_SRD_M 0x0000FF00 // Subregion Disable Bits
  1443. #define NVIC_MPU_ATTR3_SIZE_M 0x0000003E // Region Size Mask
  1444. #define NVIC_MPU_ATTR3_ENABLE 0x00000001 // Region Enable
  1445. //*****************************************************************************
  1446. //
  1447. // The following are defines for the bit fields in the NVIC_DBG_CTRL register.
  1448. //
  1449. //*****************************************************************************
  1450. #define NVIC_DBG_CTRL_DBGKEY_M 0xFFFF0000 // Debug key mask
  1451. #define NVIC_DBG_CTRL_DBGKEY 0xA05F0000 // Debug key
  1452. #define NVIC_DBG_CTRL_S_RESET_ST \
  1453. 0x02000000 // Core has reset since last read
  1454. #define NVIC_DBG_CTRL_S_RETIRE_ST \
  1455. 0x01000000 // Core has executed insruction
  1456. // since last read
  1457. #define NVIC_DBG_CTRL_S_LOCKUP 0x00080000 // Core is locked up
  1458. #define NVIC_DBG_CTRL_S_SLEEP 0x00040000 // Core is sleeping
  1459. #define NVIC_DBG_CTRL_S_HALT 0x00020000 // Core status on halt
  1460. #define NVIC_DBG_CTRL_S_REGRDY 0x00010000 // Register read/write available
  1461. #define NVIC_DBG_CTRL_C_SNAPSTALL \
  1462. 0x00000020 // Breaks a stalled load/store
  1463. #define NVIC_DBG_CTRL_C_MASKINT 0x00000008 // Mask interrupts when stepping
  1464. #define NVIC_DBG_CTRL_C_STEP 0x00000004 // Step the core
  1465. #define NVIC_DBG_CTRL_C_HALT 0x00000002 // Halt the core
  1466. #define NVIC_DBG_CTRL_C_DEBUGEN 0x00000001 // Enable debug
  1467. //*****************************************************************************
  1468. //
  1469. // The following are defines for the bit fields in the NVIC_DBG_XFER register.
  1470. //
  1471. //*****************************************************************************
  1472. #define NVIC_DBG_XFER_REG_WNR 0x00010000 // Write or not read
  1473. #define NVIC_DBG_XFER_REG_SEL_M 0x0000001F // Register
  1474. #define NVIC_DBG_XFER_REG_R0 0x00000000 // Register R0
  1475. #define NVIC_DBG_XFER_REG_R1 0x00000001 // Register R1
  1476. #define NVIC_DBG_XFER_REG_R2 0x00000002 // Register R2
  1477. #define NVIC_DBG_XFER_REG_R3 0x00000003 // Register R3
  1478. #define NVIC_DBG_XFER_REG_R4 0x00000004 // Register R4
  1479. #define NVIC_DBG_XFER_REG_R5 0x00000005 // Register R5
  1480. #define NVIC_DBG_XFER_REG_R6 0x00000006 // Register R6
  1481. #define NVIC_DBG_XFER_REG_R7 0x00000007 // Register R7
  1482. #define NVIC_DBG_XFER_REG_R8 0x00000008 // Register R8
  1483. #define NVIC_DBG_XFER_REG_R9 0x00000009 // Register R9
  1484. #define NVIC_DBG_XFER_REG_R10 0x0000000A // Register R10
  1485. #define NVIC_DBG_XFER_REG_R11 0x0000000B // Register R11
  1486. #define NVIC_DBG_XFER_REG_R12 0x0000000C // Register R12
  1487. #define NVIC_DBG_XFER_REG_R13 0x0000000D // Register R13
  1488. #define NVIC_DBG_XFER_REG_R14 0x0000000E // Register R14
  1489. #define NVIC_DBG_XFER_REG_R15 0x0000000F // Register R15
  1490. #define NVIC_DBG_XFER_REG_FLAGS 0x00000010 // xPSR/Flags register
  1491. #define NVIC_DBG_XFER_REG_MSP 0x00000011 // Main SP
  1492. #define NVIC_DBG_XFER_REG_PSP 0x00000012 // Process SP
  1493. #define NVIC_DBG_XFER_REG_DSP 0x00000013 // Deep SP
  1494. #define NVIC_DBG_XFER_REG_CFBP 0x00000014 // Control/Fault/BasePri/PriMask
  1495. //*****************************************************************************
  1496. //
  1497. // The following are defines for the bit fields in the NVIC_DBG_DATA register.
  1498. //
  1499. //*****************************************************************************
  1500. #define NVIC_DBG_DATA_M 0xFFFFFFFF // Data temporary cache
  1501. #define NVIC_DBG_DATA_S 0
  1502. //*****************************************************************************
  1503. //
  1504. // The following are defines for the bit fields in the NVIC_DBG_INT register.
  1505. //
  1506. //*****************************************************************************
  1507. #define NVIC_DBG_INT_HARDERR 0x00000400 // Debug trap on hard fault
  1508. #define NVIC_DBG_INT_INTERR 0x00000200 // Debug trap on interrupt errors
  1509. #define NVIC_DBG_INT_BUSERR 0x00000100 // Debug trap on bus error
  1510. #define NVIC_DBG_INT_STATERR 0x00000080 // Debug trap on usage fault state
  1511. #define NVIC_DBG_INT_CHKERR 0x00000040 // Debug trap on usage fault check
  1512. #define NVIC_DBG_INT_NOCPERR 0x00000020 // Debug trap on coprocessor error
  1513. #define NVIC_DBG_INT_MMERR 0x00000010 // Debug trap on mem manage fault
  1514. #define NVIC_DBG_INT_RESET 0x00000008 // Core reset status
  1515. #define NVIC_DBG_INT_RSTPENDCLR 0x00000004 // Clear pending core reset
  1516. #define NVIC_DBG_INT_RSTPENDING 0x00000002 // Core reset is pending
  1517. #define NVIC_DBG_INT_RSTVCATCH 0x00000001 // Reset vector catch
  1518. //*****************************************************************************
  1519. //
  1520. // The following are defines for the bit fields in the NVIC_SW_TRIG register.
  1521. //
  1522. //*****************************************************************************
  1523. #define NVIC_SW_TRIG_INTID_M 0x000000FF // Interrupt ID
  1524. #define NVIC_SW_TRIG_INTID_S 0
  1525. //*****************************************************************************
  1526. //
  1527. // The following are defines for the bit fields in the NVIC_FPCC register.
  1528. //
  1529. //*****************************************************************************
  1530. #define NVIC_FPCC_ASPEN 0x80000000 // Automatic State Preservation
  1531. // Enable
  1532. #define NVIC_FPCC_LSPEN 0x40000000 // Lazy State Preservation Enable
  1533. #define NVIC_FPCC_MONRDY 0x00000100 // Monitor Ready
  1534. #define NVIC_FPCC_BFRDY 0x00000040 // Bus Fault Ready
  1535. #define NVIC_FPCC_MMRDY 0x00000020 // Memory Management Fault Ready
  1536. #define NVIC_FPCC_HFRDY 0x00000010 // Hard Fault Ready
  1537. #define NVIC_FPCC_THREAD 0x00000008 // Thread Mode
  1538. #define NVIC_FPCC_USER 0x00000002 // User Privilege Level
  1539. #define NVIC_FPCC_LSPACT 0x00000001 // Lazy State Preservation Active
  1540. //*****************************************************************************
  1541. //
  1542. // The following are defines for the bit fields in the NVIC_FPCA register.
  1543. //
  1544. //*****************************************************************************
  1545. #define NVIC_FPCA_ADDRESS_M 0xFFFFFFF8 // Address
  1546. #define NVIC_FPCA_ADDRESS_S 3
  1547. //*****************************************************************************
  1548. //
  1549. // The following are defines for the bit fields in the NVIC_FPDSC register.
  1550. //
  1551. //*****************************************************************************
  1552. #define NVIC_FPDSC_AHP 0x04000000 // AHP Bit Default
  1553. #define NVIC_FPDSC_DN 0x02000000 // DN Bit Default
  1554. #define NVIC_FPDSC_FZ 0x01000000 // FZ Bit Default
  1555. #define NVIC_FPDSC_RMODE_M 0x00C00000 // RMODE Bit Default
  1556. #define NVIC_FPDSC_RMODE_RN 0x00000000 // Round to Nearest (RN) mode
  1557. #define NVIC_FPDSC_RMODE_RP 0x00400000 // Round towards Plus Infinity (RP)
  1558. // mode
  1559. #define NVIC_FPDSC_RMODE_RM 0x00800000 // Round towards Minus Infinity
  1560. // (RM) mode
  1561. #define NVIC_FPDSC_RMODE_RZ 0x00C00000 // Round towards Zero (RZ) mode
  1562. #endif // __HW_NVIC_H__