1
0

hw_pwm.h 42 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785
  1. //*****************************************************************************
  2. //
  3. // hw_pwm.h - Defines and Macros for Pulse Width Modulation (PWM) ports.
  4. //
  5. // Copyright (c) 2005-2011 Texas Instruments Incorporated. All rights reserved.
  6. // Software License Agreement
  7. //
  8. // Texas Instruments (TI) is supplying this software for use solely and
  9. // exclusively on TI's microcontroller products. The software is owned by
  10. // TI and/or its suppliers, and is protected under applicable copyright
  11. // laws. You may not combine this software with "viral" open-source
  12. // software in order to form a larger program.
  13. //
  14. // THIS SOFTWARE IS PROVIDED "AS IS" AND WITH ALL FAULTS.
  15. // NO WARRANTIES, WHETHER EXPRESS, IMPLIED OR STATUTORY, INCLUDING, BUT
  16. // NOT LIMITED TO, IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
  17. // A PARTICULAR PURPOSE APPLY TO THIS SOFTWARE. TI SHALL NOT, UNDER ANY
  18. // CIRCUMSTANCES, BE LIABLE FOR SPECIAL, INCIDENTAL, OR CONSEQUENTIAL
  19. // DAMAGES, FOR ANY REASON WHATSOEVER.
  20. //
  21. // This is part of revision 8264 of the Stellaris Firmware Development Package.
  22. //
  23. //*****************************************************************************
  24. #ifndef __HW_PWM_H__
  25. #define __HW_PWM_H__
  26. //*****************************************************************************
  27. //
  28. // The following are defines for the PWM register offsets.
  29. //
  30. //*****************************************************************************
  31. #define PWM_O_CTL 0x00000000 // PWM Master Control
  32. #define PWM_O_SYNC 0x00000004 // PWM Time Base Sync
  33. #define PWM_O_ENABLE 0x00000008 // PWM Output Enable
  34. #define PWM_O_INVERT 0x0000000C // PWM Output Inversion
  35. #define PWM_O_FAULT 0x00000010 // PWM Output Fault
  36. #define PWM_O_INTEN 0x00000014 // PWM Interrupt Enable
  37. #define PWM_O_RIS 0x00000018 // PWM Raw Interrupt Status
  38. #define PWM_O_ISC 0x0000001C // PWM Interrupt Status and Clear
  39. #define PWM_O_STATUS 0x00000020 // PWM Status
  40. #define PWM_O_FAULTVAL 0x00000024 // PWM Fault Condition Value
  41. #define PWM_O_ENUPD 0x00000028 // PWM Enable Update
  42. #define PWM_O_0_CTL 0x00000040 // PWM0 Control
  43. #define PWM_O_0_INTEN 0x00000044 // PWM0 Interrupt and Trigger
  44. // Enable
  45. #define PWM_O_0_RIS 0x00000048 // PWM0 Raw Interrupt Status
  46. #define PWM_O_0_ISC 0x0000004C // PWM0 Interrupt Status and Clear
  47. #define PWM_O_0_LOAD 0x00000050 // PWM0 Load
  48. #define PWM_O_0_COUNT 0x00000054 // PWM0 Counter
  49. #define PWM_O_0_CMPA 0x00000058 // PWM0 Compare A
  50. #define PWM_O_0_CMPB 0x0000005C // PWM0 Compare B
  51. #define PWM_O_0_GENA 0x00000060 // PWM0 Generator A Control
  52. #define PWM_O_0_GENB 0x00000064 // PWM0 Generator B Control
  53. #define PWM_O_0_DBCTL 0x00000068 // PWM0 Dead-Band Control
  54. #define PWM_O_0_DBRISE 0x0000006C // PWM0 Dead-Band Rising-Edge Delay
  55. #define PWM_O_0_DBFALL 0x00000070 // PWM0 Dead-Band
  56. // Falling-Edge-Delay
  57. #define PWM_O_0_FLTSRC0 0x00000074 // PWM0 Fault Source 0
  58. #define PWM_O_0_FLTSRC1 0x00000078 // PWM0 Fault Source 1
  59. #define PWM_O_0_MINFLTPER 0x0000007C // PWM0 Minimum Fault Period
  60. #define PWM_O_1_CTL 0x00000080 // PWM1 Control
  61. #define PWM_O_1_INTEN 0x00000084 // PWM1 Interrupt and Trigger
  62. // Enable
  63. #define PWM_O_1_RIS 0x00000088 // PWM1 Raw Interrupt Status
  64. #define PWM_O_1_ISC 0x0000008C // PWM1 Interrupt Status and Clear
  65. #define PWM_O_1_LOAD 0x00000090 // PWM1 Load
  66. #define PWM_O_1_COUNT 0x00000094 // PWM1 Counter
  67. #define PWM_O_1_CMPA 0x00000098 // PWM1 Compare A
  68. #define PWM_O_1_CMPB 0x0000009C // PWM1 Compare B
  69. #define PWM_O_1_GENA 0x000000A0 // PWM1 Generator A Control
  70. #define PWM_O_1_GENB 0x000000A4 // PWM1 Generator B Control
  71. #define PWM_O_1_DBCTL 0x000000A8 // PWM1 Dead-Band Control
  72. #define PWM_O_1_DBRISE 0x000000AC // PWM1 Dead-Band Rising-Edge Delay
  73. #define PWM_O_1_DBFALL 0x000000B0 // PWM1 Dead-Band
  74. // Falling-Edge-Delay
  75. #define PWM_O_1_FLTSRC0 0x000000B4 // PWM1 Fault Source 0
  76. #define PWM_O_1_FLTSRC1 0x000000B8 // PWM1 Fault Source 1
  77. #define PWM_O_1_MINFLTPER 0x000000BC // PWM1 Minimum Fault Period
  78. #define PWM_O_2_CTL 0x000000C0 // PWM2 Control
  79. #define PWM_O_2_INTEN 0x000000C4 // PWM2 Interrupt and Trigger
  80. // Enable
  81. #define PWM_O_2_RIS 0x000000C8 // PWM2 Raw Interrupt Status
  82. #define PWM_O_2_ISC 0x000000CC // PWM2 Interrupt Status and Clear
  83. #define PWM_O_2_LOAD 0x000000D0 // PWM2 Load
  84. #define PWM_O_2_COUNT 0x000000D4 // PWM2 Counter
  85. #define PWM_O_2_CMPA 0x000000D8 // PWM2 Compare A
  86. #define PWM_O_2_CMPB 0x000000DC // PWM2 Compare B
  87. #define PWM_O_2_GENA 0x000000E0 // PWM2 Generator A Control
  88. #define PWM_O_2_GENB 0x000000E4 // PWM2 Generator B Control
  89. #define PWM_O_2_DBCTL 0x000000E8 // PWM2 Dead-Band Control
  90. #define PWM_O_2_DBRISE 0x000000EC // PWM2 Dead-Band Rising-Edge Delay
  91. #define PWM_O_2_DBFALL 0x000000F0 // PWM2 Dead-Band
  92. // Falling-Edge-Delay
  93. #define PWM_O_2_FLTSRC0 0x000000F4 // PWM2 Fault Source 0
  94. #define PWM_O_2_FLTSRC1 0x000000F8 // PWM2 Fault Source 1
  95. #define PWM_O_2_MINFLTPER 0x000000FC // PWM2 Minimum Fault Period
  96. #define PWM_O_3_CTL 0x00000100 // PWM3 Control
  97. #define PWM_O_3_INTEN 0x00000104 // PWM3 Interrupt and Trigger
  98. // Enable
  99. #define PWM_O_3_RIS 0x00000108 // PWM3 Raw Interrupt Status
  100. #define PWM_O_3_ISC 0x0000010C // PWM3 Interrupt Status and Clear
  101. #define PWM_O_3_LOAD 0x00000110 // PWM3 Load
  102. #define PWM_O_3_COUNT 0x00000114 // PWM3 Counter
  103. #define PWM_O_3_CMPA 0x00000118 // PWM3 Compare A
  104. #define PWM_O_3_CMPB 0x0000011C // PWM3 Compare B
  105. #define PWM_O_3_GENA 0x00000120 // PWM3 Generator A Control
  106. #define PWM_O_3_GENB 0x00000124 // PWM3 Generator B Control
  107. #define PWM_O_3_DBCTL 0x00000128 // PWM3 Dead-Band Control
  108. #define PWM_O_3_DBRISE 0x0000012C // PWM3 Dead-Band Rising-Edge Delay
  109. #define PWM_O_3_DBFALL 0x00000130 // PWM3 Dead-Band
  110. // Falling-Edge-Delay
  111. #define PWM_O_3_FLTSRC0 0x00000134 // PWM3 Fault Source 0
  112. #define PWM_O_3_FLTSRC1 0x00000138 // PWM3 Fault Source 1
  113. #define PWM_O_3_MINFLTPER 0x0000013C // PWM3 Minimum Fault Period
  114. #define PWM_O_0_FLTSEN 0x00000800 // PWM0 Fault Pin Logic Sense
  115. #define PWM_O_0_FLTSTAT0 0x00000804 // PWM0 Fault Status 0
  116. #define PWM_O_0_FLTSTAT1 0x00000808 // PWM0 Fault Status 1
  117. #define PWM_O_1_FLTSEN 0x00000880 // PWM1 Fault Pin Logic Sense
  118. #define PWM_O_1_FLTSTAT0 0x00000884 // PWM1 Fault Status 0
  119. #define PWM_O_1_FLTSTAT1 0x00000888 // PWM1 Fault Status 1
  120. #define PWM_O_2_FLTSEN 0x00000900 // PWM2 Fault Pin Logic Sense
  121. #define PWM_O_2_FLTSTAT0 0x00000904 // PWM2 Fault Status 0
  122. #define PWM_O_2_FLTSTAT1 0x00000908 // PWM2 Fault Status 1
  123. #define PWM_O_3_FLTSEN 0x00000980 // PWM3 Fault Pin Logic Sense
  124. #define PWM_O_3_FLTSTAT0 0x00000984 // PWM3 Fault Status 0
  125. #define PWM_O_3_FLTSTAT1 0x00000988 // PWM3 Fault Status 1
  126. #define PWM_O_PP 0x00000FC0 // PWM Peripheral Properties
  127. #define PWM_O_PC 0x00000FC4 // PWM Peripheral Configuration
  128. //*****************************************************************************
  129. //
  130. // The following are defines for the bit fields in the PWM_O_CTL register.
  131. //
  132. //*****************************************************************************
  133. #define PWM_CTL_GLOBALSYNC3 0x00000008 // Update PWM Generator 3
  134. #define PWM_CTL_GLOBALSYNC2 0x00000004 // Update PWM Generator 2
  135. #define PWM_CTL_GLOBALSYNC1 0x00000002 // Update PWM Generator 1
  136. #define PWM_CTL_GLOBALSYNC0 0x00000001 // Update PWM Generator 0
  137. //*****************************************************************************
  138. //
  139. // The following are defines for the bit fields in the PWM_O_SYNC register.
  140. //
  141. //*****************************************************************************
  142. #define PWM_SYNC_SYNC3 0x00000008 // Reset Generator 3 Counter
  143. #define PWM_SYNC_SYNC2 0x00000004 // Reset Generator 2 Counter
  144. #define PWM_SYNC_SYNC1 0x00000002 // Reset Generator 1 Counter
  145. #define PWM_SYNC_SYNC0 0x00000001 // Reset Generator 0 Counter
  146. //*****************************************************************************
  147. //
  148. // The following are defines for the bit fields in the PWM_O_ENABLE register.
  149. //
  150. //*****************************************************************************
  151. #define PWM_ENABLE_PWM7EN 0x00000080 // PWM7 Output Enable
  152. #define PWM_ENABLE_PWM6EN 0x00000040 // PWM6 Output Enable
  153. #define PWM_ENABLE_PWM5EN 0x00000020 // PWM5 Output Enable
  154. #define PWM_ENABLE_PWM4EN 0x00000010 // PWM4 Output Enable
  155. #define PWM_ENABLE_PWM3EN 0x00000008 // PWM3 Output Enable
  156. #define PWM_ENABLE_PWM2EN 0x00000004 // PWM2 Output Enable
  157. #define PWM_ENABLE_PWM1EN 0x00000002 // PWM1 Output Enable
  158. #define PWM_ENABLE_PWM0EN 0x00000001 // PWM0 Output Enable
  159. //*****************************************************************************
  160. //
  161. // The following are defines for the bit fields in the PWM_O_INVERT register.
  162. //
  163. //*****************************************************************************
  164. #define PWM_INVERT_PWM7INV 0x00000080 // Invert PWM7 Signal
  165. #define PWM_INVERT_PWM6INV 0x00000040 // Invert PWM6 Signal
  166. #define PWM_INVERT_PWM5INV 0x00000020 // Invert PWM5 Signal
  167. #define PWM_INVERT_PWM4INV 0x00000010 // Invert PWM4 Signal
  168. #define PWM_INVERT_PWM3INV 0x00000008 // Invert PWM3 Signal
  169. #define PWM_INVERT_PWM2INV 0x00000004 // Invert PWM2 Signal
  170. #define PWM_INVERT_PWM1INV 0x00000002 // Invert PWM1 Signal
  171. #define PWM_INVERT_PWM0INV 0x00000001 // Invert PWM0 Signal
  172. //*****************************************************************************
  173. //
  174. // The following are defines for the bit fields in the PWM_O_FAULT register.
  175. //
  176. //*****************************************************************************
  177. #define PWM_FAULT_FAULT7 0x00000080 // PWM7 Fault
  178. #define PWM_FAULT_FAULT6 0x00000040 // PWM6 Fault
  179. #define PWM_FAULT_FAULT5 0x00000020 // PWM5 Fault
  180. #define PWM_FAULT_FAULT4 0x00000010 // PWM4 Fault
  181. #define PWM_FAULT_FAULT3 0x00000008 // PWM3 Fault
  182. #define PWM_FAULT_FAULT2 0x00000004 // PWM2 Fault
  183. #define PWM_FAULT_FAULT1 0x00000002 // PWM1 Fault
  184. #define PWM_FAULT_FAULT0 0x00000001 // PWM0 Fault
  185. //*****************************************************************************
  186. //
  187. // The following are defines for the bit fields in the PWM_O_INTEN register.
  188. //
  189. //*****************************************************************************
  190. #define PWM_INTEN_INTFAULT3 0x00080000 // Interrupt Fault 3
  191. #define PWM_INTEN_INTFAULT2 0x00040000 // Interrupt Fault 2
  192. #define PWM_INTEN_INTFAULT1 0x00020000 // Interrupt Fault 1
  193. #define PWM_INTEN_INTFAULT 0x00010000 // Fault Interrupt Enable
  194. #define PWM_INTEN_INTFAULT0 0x00010000 // Interrupt Fault 0
  195. #define PWM_INTEN_INTPWM3 0x00000008 // PWM3 Interrupt Enable
  196. #define PWM_INTEN_INTPWM2 0x00000004 // PWM2 Interrupt Enable
  197. #define PWM_INTEN_INTPWM1 0x00000002 // PWM1 Interrupt Enable
  198. #define PWM_INTEN_INTPWM0 0x00000001 // PWM0 Interrupt Enable
  199. //*****************************************************************************
  200. //
  201. // The following are defines for the bit fields in the PWM_O_RIS register.
  202. //
  203. //*****************************************************************************
  204. #define PWM_RIS_INTFAULT3 0x00080000 // Interrupt Fault PWM 3
  205. #define PWM_RIS_INTFAULT2 0x00040000 // Interrupt Fault PWM 2
  206. #define PWM_RIS_INTFAULT1 0x00020000 // Interrupt Fault PWM 1
  207. #define PWM_RIS_INTFAULT0 0x00010000 // Interrupt Fault PWM 0
  208. #define PWM_RIS_INTFAULT 0x00010000 // Fault Interrupt Asserted
  209. #define PWM_RIS_INTPWM3 0x00000008 // PWM3 Interrupt Asserted
  210. #define PWM_RIS_INTPWM2 0x00000004 // PWM2 Interrupt Asserted
  211. #define PWM_RIS_INTPWM1 0x00000002 // PWM1 Interrupt Asserted
  212. #define PWM_RIS_INTPWM0 0x00000001 // PWM0 Interrupt Asserted
  213. //*****************************************************************************
  214. //
  215. // The following are defines for the bit fields in the PWM_O_ISC register.
  216. //
  217. //*****************************************************************************
  218. #define PWM_ISC_INTFAULT3 0x00080000 // FAULT3 Interrupt Asserted
  219. #define PWM_ISC_INTFAULT2 0x00040000 // FAULT2 Interrupt Asserted
  220. #define PWM_ISC_INTFAULT1 0x00020000 // FAULT1 Interrupt Asserted
  221. #define PWM_ISC_INTFAULT 0x00010000 // Fault Interrupt Asserted
  222. #define PWM_ISC_INTFAULT0 0x00010000 // FAULT0 Interrupt Asserted
  223. #define PWM_ISC_INTPWM3 0x00000008 // PWM3 Interrupt Status
  224. #define PWM_ISC_INTPWM2 0x00000004 // PWM2 Interrupt Status
  225. #define PWM_ISC_INTPWM1 0x00000002 // PWM1 Interrupt Status
  226. #define PWM_ISC_INTPWM0 0x00000001 // PWM0 Interrupt Status
  227. //*****************************************************************************
  228. //
  229. // The following are defines for the bit fields in the PWM_O_STATUS register.
  230. //
  231. //*****************************************************************************
  232. #define PWM_STATUS_FAULT3 0x00000008 // Generator 3 Fault Status
  233. #define PWM_STATUS_FAULT2 0x00000004 // Generator 2 Fault Status
  234. #define PWM_STATUS_FAULT1 0x00000002 // Generator 1 Fault Status
  235. #define PWM_STATUS_FAULT0 0x00000001 // Generator 0 Fault Status
  236. //*****************************************************************************
  237. //
  238. // The following are defines for the bit fields in the PWM_O_FAULTVAL register.
  239. //
  240. //*****************************************************************************
  241. #define PWM_FAULTVAL_PWM7 0x00000080 // PWM7 Fault Value
  242. #define PWM_FAULTVAL_PWM6 0x00000040 // PWM6 Fault Value
  243. #define PWM_FAULTVAL_PWM5 0x00000020 // PWM5 Fault Value
  244. #define PWM_FAULTVAL_PWM4 0x00000010 // PWM4 Fault Value
  245. #define PWM_FAULTVAL_PWM3 0x00000008 // PWM3 Fault Value
  246. #define PWM_FAULTVAL_PWM2 0x00000004 // PWM2 Fault Value
  247. #define PWM_FAULTVAL_PWM1 0x00000002 // PWM1 Fault Value
  248. #define PWM_FAULTVAL_PWM0 0x00000001 // PWM0 Fault Value
  249. //*****************************************************************************
  250. //
  251. // The following are defines for the bit fields in the PWM_O_ENUPD register.
  252. //
  253. //*****************************************************************************
  254. #define PWM_ENUPD_ENUPD7_M 0x0000C000 // PWM7 Enable Update Mode
  255. #define PWM_ENUPD_ENUPD7_IMM 0x00000000 // Immediate
  256. #define PWM_ENUPD_ENUPD7_LSYNC 0x00008000 // Locally Synchronized
  257. #define PWM_ENUPD_ENUPD7_GSYNC 0x0000C000 // Globally Synchronized
  258. #define PWM_ENUPD_ENUPD6_M 0x00003000 // PWM6 Enable Update Mode
  259. #define PWM_ENUPD_ENUPD6_IMM 0x00000000 // Immediate
  260. #define PWM_ENUPD_ENUPD6_LSYNC 0x00002000 // Locally Synchronized
  261. #define PWM_ENUPD_ENUPD6_GSYNC 0x00003000 // Globally Synchronized
  262. #define PWM_ENUPD_ENUPD5_M 0x00000C00 // PWM5 Enable Update Mode
  263. #define PWM_ENUPD_ENUPD5_IMM 0x00000000 // Immediate
  264. #define PWM_ENUPD_ENUPD5_LSYNC 0x00000800 // Locally Synchronized
  265. #define PWM_ENUPD_ENUPD5_GSYNC 0x00000C00 // Globally Synchronized
  266. #define PWM_ENUPD_ENUPD4_M 0x00000300 // PWM4 Enable Update Mode
  267. #define PWM_ENUPD_ENUPD4_IMM 0x00000000 // Immediate
  268. #define PWM_ENUPD_ENUPD4_LSYNC 0x00000200 // Locally Synchronized
  269. #define PWM_ENUPD_ENUPD4_GSYNC 0x00000300 // Globally Synchronized
  270. #define PWM_ENUPD_ENUPD3_M 0x000000C0 // PWM3 Enable Update Mode
  271. #define PWM_ENUPD_ENUPD3_IMM 0x00000000 // Immediate
  272. #define PWM_ENUPD_ENUPD3_LSYNC 0x00000080 // Locally Synchronized
  273. #define PWM_ENUPD_ENUPD3_GSYNC 0x000000C0 // Globally Synchronized
  274. #define PWM_ENUPD_ENUPD2_M 0x00000030 // PWM2 Enable Update Mode
  275. #define PWM_ENUPD_ENUPD2_IMM 0x00000000 // Immediate
  276. #define PWM_ENUPD_ENUPD2_LSYNC 0x00000020 // Locally Synchronized
  277. #define PWM_ENUPD_ENUPD2_GSYNC 0x00000030 // Globally Synchronized
  278. #define PWM_ENUPD_ENUPD1_M 0x0000000C // PWM1 Enable Update Mode
  279. #define PWM_ENUPD_ENUPD1_IMM 0x00000000 // Immediate
  280. #define PWM_ENUPD_ENUPD1_LSYNC 0x00000008 // Locally Synchronized
  281. #define PWM_ENUPD_ENUPD1_GSYNC 0x0000000C // Globally Synchronized
  282. #define PWM_ENUPD_ENUPD0_M 0x00000003 // PWM0 Enable Update Mode
  283. #define PWM_ENUPD_ENUPD0_IMM 0x00000000 // Immediate
  284. #define PWM_ENUPD_ENUPD0_LSYNC 0x00000002 // Locally Synchronized
  285. #define PWM_ENUPD_ENUPD0_GSYNC 0x00000003 // Globally Synchronized
  286. //*****************************************************************************
  287. //
  288. // The following are defines for the bit fields in the PWM_O_X_CTL register.
  289. //
  290. //*****************************************************************************
  291. #define PWM_X_CTL_LATCH 0x00040000 // Latch Fault Input
  292. #define PWM_X_CTL_MINFLTPER 0x00020000 // Minimum Fault Period
  293. #define PWM_X_CTL_FLTSRC 0x00010000 // Fault Condition Source
  294. #define PWM_X_CTL_DBFALLUPD_M 0x0000C000 // PWMnDBFALL Update Mode
  295. #define PWM_X_CTL_DBFALLUPD_I 0x00000000 // Immediate
  296. #define PWM_X_CTL_DBFALLUPD_LS 0x00008000 // Locally Synchronized
  297. #define PWM_X_CTL_DBFALLUPD_GS 0x0000C000 // Globally Synchronized
  298. #define PWM_X_CTL_DBRISEUPD_M 0x00003000 // PWMnDBRISE Update Mode
  299. #define PWM_X_CTL_DBRISEUPD_I 0x00000000 // Immediate
  300. #define PWM_X_CTL_DBRISEUPD_LS 0x00002000 // Locally Synchronized
  301. #define PWM_X_CTL_DBRISEUPD_GS 0x00003000 // Globally Synchronized
  302. #define PWM_X_CTL_DBCTLUPD_M 0x00000C00 // PWMnDBCTL Update Mode
  303. #define PWM_X_CTL_DBCTLUPD_I 0x00000000 // Immediate
  304. #define PWM_X_CTL_DBCTLUPD_LS 0x00000800 // Locally Synchronized
  305. #define PWM_X_CTL_DBCTLUPD_GS 0x00000C00 // Globally Synchronized
  306. #define PWM_X_CTL_GENBUPD_M 0x00000300 // PWMnGENB Update Mode
  307. #define PWM_X_CTL_GENBUPD_I 0x00000000 // Immediate
  308. #define PWM_X_CTL_GENBUPD_LS 0x00000200 // Locally Synchronized
  309. #define PWM_X_CTL_GENBUPD_GS 0x00000300 // Globally Synchronized
  310. #define PWM_X_CTL_GENAUPD_M 0x000000C0 // PWMnGENA Update Mode
  311. #define PWM_X_CTL_GENAUPD_I 0x00000000 // Immediate
  312. #define PWM_X_CTL_GENAUPD_LS 0x00000080 // Locally Synchronized
  313. #define PWM_X_CTL_GENAUPD_GS 0x000000C0 // Globally Synchronized
  314. #define PWM_X_CTL_CMPBUPD 0x00000020 // Comparator B Update Mode
  315. #define PWM_X_CTL_CMPAUPD 0x00000010 // Comparator A Update Mode
  316. #define PWM_X_CTL_LOADUPD 0x00000008 // Load Register Update Mode
  317. #define PWM_X_CTL_DEBUG 0x00000004 // Debug Mode
  318. #define PWM_X_CTL_MODE 0x00000002 // Counter Mode
  319. #define PWM_X_CTL_ENABLE 0x00000001 // PWM Block Enable
  320. //*****************************************************************************
  321. //
  322. // The following are defines for the bit fields in the PWM_O_X_INTEN register.
  323. //
  324. //*****************************************************************************
  325. #define PWM_X_INTEN_TRCMPBD 0x00002000 // Trigger for Counter=PWMnCMPB
  326. // Down
  327. #define PWM_X_INTEN_TRCMPBU 0x00001000 // Trigger for Counter=PWMnCMPB Up
  328. #define PWM_X_INTEN_TRCMPAD 0x00000800 // Trigger for Counter=PWMnCMPA
  329. // Down
  330. #define PWM_X_INTEN_TRCMPAU 0x00000400 // Trigger for Counter=PWMnCMPA Up
  331. #define PWM_X_INTEN_TRCNTLOAD 0x00000200 // Trigger for Counter=PWMnLOAD
  332. #define PWM_X_INTEN_TRCNTZERO 0x00000100 // Trigger for Counter=0
  333. #define PWM_X_INTEN_INTCMPBD 0x00000020 // Interrupt for Counter=PWMnCMPB
  334. // Down
  335. #define PWM_X_INTEN_INTCMPBU 0x00000010 // Interrupt for Counter=PWMnCMPB
  336. // Up
  337. #define PWM_X_INTEN_INTCMPAD 0x00000008 // Interrupt for Counter=PWMnCMPA
  338. // Down
  339. #define PWM_X_INTEN_INTCMPAU 0x00000004 // Interrupt for Counter=PWMnCMPA
  340. // Up
  341. #define PWM_X_INTEN_INTCNTLOAD 0x00000002 // Interrupt for Counter=PWMnLOAD
  342. #define PWM_X_INTEN_INTCNTZERO 0x00000001 // Interrupt for Counter=0
  343. //*****************************************************************************
  344. //
  345. // The following are defines for the bit fields in the PWM_O_X_RIS register.
  346. //
  347. //*****************************************************************************
  348. #define PWM_X_RIS_INTCMPBD 0x00000020 // Comparator B Down Interrupt
  349. // Status
  350. #define PWM_X_RIS_INTCMPBU 0x00000010 // Comparator B Up Interrupt Status
  351. #define PWM_X_RIS_INTCMPAD 0x00000008 // Comparator A Down Interrupt
  352. // Status
  353. #define PWM_X_RIS_INTCMPAU 0x00000004 // Comparator A Up Interrupt Status
  354. #define PWM_X_RIS_INTCNTLOAD 0x00000002 // Counter=Load Interrupt Status
  355. #define PWM_X_RIS_INTCNTZERO 0x00000001 // Counter=0 Interrupt Status
  356. //*****************************************************************************
  357. //
  358. // The following are defines for the bit fields in the PWM_O_X_ISC register.
  359. //
  360. //*****************************************************************************
  361. #define PWM_X_ISC_INTCMPBD 0x00000020 // Comparator B Down Interrupt
  362. #define PWM_X_ISC_INTCMPBU 0x00000010 // Comparator B Up Interrupt
  363. #define PWM_X_ISC_INTCMPAD 0x00000008 // Comparator A Down Interrupt
  364. #define PWM_X_ISC_INTCMPAU 0x00000004 // Comparator A Up Interrupt
  365. #define PWM_X_ISC_INTCNTLOAD 0x00000002 // Counter=Load Interrupt
  366. #define PWM_X_ISC_INTCNTZERO 0x00000001 // Counter=0 Interrupt
  367. //*****************************************************************************
  368. //
  369. // The following are defines for the bit fields in the PWM_O_X_LOAD register.
  370. //
  371. //*****************************************************************************
  372. #define PWM_X_LOAD_M 0x0000FFFF // Counter Load Value
  373. #define PWM_X_LOAD_S 0
  374. //*****************************************************************************
  375. //
  376. // The following are defines for the bit fields in the PWM_O_X_COUNT register.
  377. //
  378. //*****************************************************************************
  379. #define PWM_X_COUNT_M 0x0000FFFF // Counter Value
  380. #define PWM_X_COUNT_S 0
  381. //*****************************************************************************
  382. //
  383. // The following are defines for the bit fields in the PWM_O_X_CMPA register.
  384. //
  385. //*****************************************************************************
  386. #define PWM_X_CMPA_M 0x0000FFFF // Comparator A Value
  387. #define PWM_X_CMPA_S 0
  388. //*****************************************************************************
  389. //
  390. // The following are defines for the bit fields in the PWM_O_X_CMPB register.
  391. //
  392. //*****************************************************************************
  393. #define PWM_X_CMPB_M 0x0000FFFF // Comparator B Value
  394. #define PWM_X_CMPB_S 0
  395. //*****************************************************************************
  396. //
  397. // The following are defines for the bit fields in the PWM_O_X_GENA register.
  398. //
  399. //*****************************************************************************
  400. #define PWM_X_GENA_ACTCMPBD_M 0x00000C00 // Action for Comparator B Down
  401. #define PWM_X_GENA_ACTCMPBD_NONE \
  402. 0x00000000 // Do nothing
  403. #define PWM_X_GENA_ACTCMPBD_INV 0x00000400 // Invert pwmA
  404. #define PWM_X_GENA_ACTCMPBD_ZERO \
  405. 0x00000800 // Drive pwmA Low
  406. #define PWM_X_GENA_ACTCMPBD_ONE 0x00000C00 // Drive pwmA High
  407. #define PWM_X_GENA_ACTCMPBU_M 0x00000300 // Action for Comparator B Up
  408. #define PWM_X_GENA_ACTCMPBU_NONE \
  409. 0x00000000 // Do nothing
  410. #define PWM_X_GENA_ACTCMPBU_INV 0x00000100 // Invert pwmA
  411. #define PWM_X_GENA_ACTCMPBU_ZERO \
  412. 0x00000200 // Drive pwmA Low
  413. #define PWM_X_GENA_ACTCMPBU_ONE 0x00000300 // Drive pwmA High
  414. #define PWM_X_GENA_ACTCMPAD_M 0x000000C0 // Action for Comparator A Down
  415. #define PWM_X_GENA_ACTCMPAD_NONE \
  416. 0x00000000 // Do nothing
  417. #define PWM_X_GENA_ACTCMPAD_INV 0x00000040 // Invert pwmA
  418. #define PWM_X_GENA_ACTCMPAD_ZERO \
  419. 0x00000080 // Drive pwmA Low
  420. #define PWM_X_GENA_ACTCMPAD_ONE 0x000000C0 // Drive pwmA High
  421. #define PWM_X_GENA_ACTCMPAU_M 0x00000030 // Action for Comparator A Up
  422. #define PWM_X_GENA_ACTCMPAU_NONE \
  423. 0x00000000 // Do nothing
  424. #define PWM_X_GENA_ACTCMPAU_INV 0x00000010 // Invert pwmA
  425. #define PWM_X_GENA_ACTCMPAU_ZERO \
  426. 0x00000020 // Drive pwmA Low
  427. #define PWM_X_GENA_ACTCMPAU_ONE 0x00000030 // Drive pwmA High
  428. #define PWM_X_GENA_ACTLOAD_M 0x0000000C // Action for Counter=LOAD
  429. #define PWM_X_GENA_ACTLOAD_NONE 0x00000000 // Do nothing
  430. #define PWM_X_GENA_ACTLOAD_INV 0x00000004 // Invert pwmA
  431. #define PWM_X_GENA_ACTLOAD_ZERO 0x00000008 // Drive pwmA Low
  432. #define PWM_X_GENA_ACTLOAD_ONE 0x0000000C // Drive pwmA High
  433. #define PWM_X_GENA_ACTZERO_M 0x00000003 // Action for Counter=0
  434. #define PWM_X_GENA_ACTZERO_NONE 0x00000000 // Do nothing
  435. #define PWM_X_GENA_ACTZERO_INV 0x00000001 // Invert pwmA
  436. #define PWM_X_GENA_ACTZERO_ZERO 0x00000002 // Drive pwmA Low
  437. #define PWM_X_GENA_ACTZERO_ONE 0x00000003 // Drive pwmA High
  438. //*****************************************************************************
  439. //
  440. // The following are defines for the bit fields in the PWM_O_X_GENB register.
  441. //
  442. //*****************************************************************************
  443. #define PWM_X_GENB_ACTCMPBD_M 0x00000C00 // Action for Comparator B Down
  444. #define PWM_X_GENB_ACTCMPBD_NONE \
  445. 0x00000000 // Do nothing
  446. #define PWM_X_GENB_ACTCMPBD_INV 0x00000400 // Invert pwmB
  447. #define PWM_X_GENB_ACTCMPBD_ZERO \
  448. 0x00000800 // Drive pwmB Low
  449. #define PWM_X_GENB_ACTCMPBD_ONE 0x00000C00 // Drive pwmB High
  450. #define PWM_X_GENB_ACTCMPBU_M 0x00000300 // Action for Comparator B Up
  451. #define PWM_X_GENB_ACTCMPBU_NONE \
  452. 0x00000000 // Do nothing
  453. #define PWM_X_GENB_ACTCMPBU_INV 0x00000100 // Invert pwmB
  454. #define PWM_X_GENB_ACTCMPBU_ZERO \
  455. 0x00000200 // Drive pwmB Low
  456. #define PWM_X_GENB_ACTCMPBU_ONE 0x00000300 // Drive pwmB High
  457. #define PWM_X_GENB_ACTCMPAD_M 0x000000C0 // Action for Comparator A Down
  458. #define PWM_X_GENB_ACTCMPAD_NONE \
  459. 0x00000000 // Do nothing
  460. #define PWM_X_GENB_ACTCMPAD_INV 0x00000040 // Invert pwmB
  461. #define PWM_X_GENB_ACTCMPAD_ZERO \
  462. 0x00000080 // Drive pwmB Low
  463. #define PWM_X_GENB_ACTCMPAD_ONE 0x000000C0 // Drive pwmB High
  464. #define PWM_X_GENB_ACTCMPAU_M 0x00000030 // Action for Comparator A Up
  465. #define PWM_X_GENB_ACTCMPAU_NONE \
  466. 0x00000000 // Do nothing
  467. #define PWM_X_GENB_ACTCMPAU_INV 0x00000010 // Invert pwmB
  468. #define PWM_X_GENB_ACTCMPAU_ZERO \
  469. 0x00000020 // Drive pwmB Low
  470. #define PWM_X_GENB_ACTCMPAU_ONE 0x00000030 // Drive pwmB High
  471. #define PWM_X_GENB_ACTLOAD_M 0x0000000C // Action for Counter=LOAD
  472. #define PWM_X_GENB_ACTLOAD_NONE 0x00000000 // Do nothing
  473. #define PWM_X_GENB_ACTLOAD_INV 0x00000004 // Invert pwmB
  474. #define PWM_X_GENB_ACTLOAD_ZERO 0x00000008 // Drive pwmB Low
  475. #define PWM_X_GENB_ACTLOAD_ONE 0x0000000C // Drive pwmB High
  476. #define PWM_X_GENB_ACTZERO_M 0x00000003 // Action for Counter=0
  477. #define PWM_X_GENB_ACTZERO_NONE 0x00000000 // Do nothing
  478. #define PWM_X_GENB_ACTZERO_INV 0x00000001 // Invert pwmB
  479. #define PWM_X_GENB_ACTZERO_ZERO 0x00000002 // Drive pwmB Low
  480. #define PWM_X_GENB_ACTZERO_ONE 0x00000003 // Drive pwmB High
  481. //*****************************************************************************
  482. //
  483. // The following are defines for the bit fields in the PWM_O_X_DBCTL register.
  484. //
  485. //*****************************************************************************
  486. #define PWM_X_DBCTL_ENABLE 0x00000001 // Dead-Band Generator Enable
  487. //*****************************************************************************
  488. //
  489. // The following are defines for the bit fields in the PWM_O_X_DBRISE register.
  490. //
  491. //*****************************************************************************
  492. #define PWM_X_DBRISE_DELAY_M 0x00000FFF // Dead-Band Rise Delay
  493. #define PWM_X_DBRISE_DELAY_S 0
  494. //*****************************************************************************
  495. //
  496. // The following are defines for the bit fields in the PWM_O_X_DBFALL register.
  497. //
  498. //*****************************************************************************
  499. #define PWM_X_DBFALL_DELAY_M 0x00000FFF // Dead-Band Fall Delay
  500. #define PWM_X_DBFALL_DELAY_S 0
  501. //*****************************************************************************
  502. //
  503. // The following are defines for the bit fields in the PWM_O_X_FLTSRC0
  504. // register.
  505. //
  506. //*****************************************************************************
  507. #define PWM_X_FLTSRC0_FAULT3 0x00000008 // Fault3 Input
  508. #define PWM_X_FLTSRC0_FAULT2 0x00000004 // Fault2 Input
  509. #define PWM_X_FLTSRC0_FAULT1 0x00000002 // Fault1 Input
  510. #define PWM_X_FLTSRC0_FAULT0 0x00000001 // Fault0 Input
  511. //*****************************************************************************
  512. //
  513. // The following are defines for the bit fields in the PWM_O_X_FLTSRC1
  514. // register.
  515. //
  516. //*****************************************************************************
  517. #define PWM_X_FLTSRC1_DCMP7 0x00000080 // Digital Comparator 7
  518. #define PWM_X_FLTSRC1_DCMP6 0x00000040 // Digital Comparator 6
  519. #define PWM_X_FLTSRC1_DCMP5 0x00000020 // Digital Comparator 5
  520. #define PWM_X_FLTSRC1_DCMP4 0x00000010 // Digital Comparator 4
  521. #define PWM_X_FLTSRC1_DCMP3 0x00000008 // Digital Comparator 3
  522. #define PWM_X_FLTSRC1_DCMP2 0x00000004 // Digital Comparator 2
  523. #define PWM_X_FLTSRC1_DCMP1 0x00000002 // Digital Comparator 1
  524. #define PWM_X_FLTSRC1_DCMP0 0x00000001 // Digital Comparator 0
  525. //*****************************************************************************
  526. //
  527. // The following are defines for the bit fields in the PWM_O_X_MINFLTPER
  528. // register.
  529. //
  530. //*****************************************************************************
  531. #define PWM_X_MINFLTPER_M 0x0000FFFF // Minimum Fault Period
  532. #define PWM_X_MINFLTPER_S 0
  533. //*****************************************************************************
  534. //
  535. // The following are defines for the bit fields in the PWM_O_X_FLTSEN register.
  536. //
  537. //*****************************************************************************
  538. #define PWM_X_FLTSEN_FAULT3 0x00000008 // Fault3 Sense
  539. #define PWM_X_FLTSEN_FAULT2 0x00000004 // Fault2 Sense
  540. #define PWM_X_FLTSEN_FAULT1 0x00000002 // Fault1 Sense
  541. #define PWM_X_FLTSEN_FAULT0 0x00000001 // Fault0 Sense
  542. //*****************************************************************************
  543. //
  544. // The following are defines for the bit fields in the PWM_O_X_FLTSTAT0
  545. // register.
  546. //
  547. //*****************************************************************************
  548. #define PWM_X_FLTSTAT0_FAULT3 0x00000008 // Fault Input 3
  549. #define PWM_X_FLTSTAT0_FAULT2 0x00000004 // Fault Input 2
  550. #define PWM_X_FLTSTAT0_FAULT1 0x00000002 // Fault Input 1
  551. #define PWM_X_FLTSTAT0_FAULT0 0x00000001 // Fault Input 0
  552. //*****************************************************************************
  553. //
  554. // The following are defines for the bit fields in the PWM_O_X_FLTSTAT1
  555. // register.
  556. //
  557. //*****************************************************************************
  558. #define PWM_X_FLTSTAT1_DCMP7 0x00000080 // Digital Comparator 7 Trigger
  559. #define PWM_X_FLTSTAT1_DCMP6 0x00000040 // Digital Comparator 6 Trigger
  560. #define PWM_X_FLTSTAT1_DCMP5 0x00000020 // Digital Comparator 5 Trigger
  561. #define PWM_X_FLTSTAT1_DCMP4 0x00000010 // Digital Comparator 4 Trigger
  562. #define PWM_X_FLTSTAT1_DCMP3 0x00000008 // Digital Comparator 3 Trigger
  563. #define PWM_X_FLTSTAT1_DCMP2 0x00000004 // Digital Comparator 2 Trigger
  564. #define PWM_X_FLTSTAT1_DCMP1 0x00000002 // Digital Comparator 1 Trigger
  565. #define PWM_X_FLTSTAT1_DCMP0 0x00000001 // Digital Comparator 0 Trigger
  566. //*****************************************************************************
  567. //
  568. // The following are defines for the bit fields in the PWM_O_PP register.
  569. //
  570. //*****************************************************************************
  571. #define PWM_PP_GCNT_M 0x0000000F // Generators
  572. #define PWM_PP_FCNT_M 0x000000F0 // Fault Inputs
  573. #define PWM_PP_ESYNC 0x00000100 // Extended Synchronization
  574. #define PWM_PP_EFAULT 0x00000200 // Extended Fault
  575. #define PWM_PP_ONE 0x00000400 // One-Shot Mode
  576. #define PWM_PP_GCNT_S 0
  577. #define PWM_PP_FCNT_S 4
  578. //*****************************************************************************
  579. //
  580. // The following are defines for the bit fields in the PWM_O_PC register.
  581. //
  582. //*****************************************************************************
  583. #define PWM_PC_PWMDIV_M 0x000000FF // PWM Clock Divisor
  584. #define PWM_PC_PWMDIV_2 0x00000000 // /2
  585. #define PWM_PC_PWMDIV_4 0x00000001 // /4
  586. #define PWM_PC_PWMDIV_8 0x00000002 // /8
  587. #define PWM_PC_PWMDIV_16 0x00000003 // /16
  588. #define PWM_PC_PWMDIV_32 0x00000004 // /32
  589. #define PWM_PC_PWMDIV_64 0x00000007 // /64 (default)
  590. #define PWM_PC_USEOPWMDIV 0x00000100 // Enable PWM Clock Divisor
  591. //*****************************************************************************
  592. //
  593. // The following are defines for the PWM Generator standard offsets.
  594. //
  595. //*****************************************************************************
  596. #define PWM_O_X_CTL 0x00000000 // Gen Control Reg
  597. #define PWM_O_X_INTEN 0x00000004 // Gen Int/Trig Enable Reg
  598. #define PWM_O_X_RIS 0x00000008 // Gen Raw Int Status Reg
  599. #define PWM_O_X_ISC 0x0000000C // Gen Int Status Reg
  600. #define PWM_O_X_LOAD 0x00000010 // Gen Load Reg
  601. #define PWM_O_X_COUNT 0x00000014 // Gen Counter Reg
  602. #define PWM_O_X_CMPA 0x00000018 // Gen Compare A Reg
  603. #define PWM_O_X_CMPB 0x0000001C // Gen Compare B Reg
  604. #define PWM_O_X_GENA 0x00000020 // Gen Generator A Ctrl Reg
  605. #define PWM_O_X_GENB 0x00000024 // Gen Generator B Ctrl Reg
  606. #define PWM_O_X_DBCTL 0x00000028 // Gen Dead Band Ctrl Reg
  607. #define PWM_O_X_DBRISE 0x0000002C // Gen DB Rising Edge Delay Reg
  608. #define PWM_O_X_DBFALL 0x00000030 // Gen DB Falling Edge Delay Reg
  609. #define PWM_O_X_FLTSRC0 0x00000034 // Fault pin, comparator condition
  610. #define PWM_O_X_FLTSRC1 0x00000038 // Digital comparator condition
  611. #define PWM_O_X_MINFLTPER 0x0000003C // Fault minimum period extension
  612. #define PWM_GEN_0_OFFSET 0x00000040 // PWM0 base
  613. #define PWM_GEN_1_OFFSET 0x00000080 // PWM1 base
  614. #define PWM_GEN_2_OFFSET 0x000000C0 // PWM2 base
  615. #define PWM_GEN_3_OFFSET 0x00000100 // PWM3 base
  616. //*****************************************************************************
  617. //
  618. // The following are defines for the PWM Generator extended offsets.
  619. //
  620. //*****************************************************************************
  621. #define PWM_O_X_FLTSEN 0x00000000 // Fault logic sense
  622. #define PWM_O_X_FLTSTAT0 0x00000004 // Pin and comparator status
  623. #define PWM_O_X_FLTSTAT1 0x00000008 // Digital comparator status
  624. #define PWM_EXT_0_OFFSET 0x00000800 // PWM0 extended base
  625. #define PWM_EXT_1_OFFSET 0x00000880 // PWM1 extended base
  626. #define PWM_EXT_2_OFFSET 0x00000900 // PWM2 extended base
  627. #define PWM_EXT_3_OFFSET 0x00000980 // PWM3 extended base
  628. //*****************************************************************************
  629. //
  630. // The following definitions are deprecated.
  631. //
  632. //*****************************************************************************
  633. #ifndef DEPRECATED
  634. //*****************************************************************************
  635. //
  636. // The following are deprecated defines for the bit fields in the PWM_O_CTL
  637. // register.
  638. //
  639. //*****************************************************************************
  640. #define PWM_CTL_GLOBAL_SYNC2 0x00000004 // Global sync generator 2
  641. #define PWM_CTL_GLOBAL_SYNC1 0x00000002 // Global sync generator 1
  642. #define PWM_CTL_GLOBAL_SYNC0 0x00000001 // Global sync generator 0
  643. //*****************************************************************************
  644. //
  645. // The following are deprecated defines for the bit fields in the PWM_O_STATUS
  646. // register.
  647. //
  648. //*****************************************************************************
  649. #define PWM_STATUS_FAULT 0x00000001 // Fault Interrupt Status
  650. //*****************************************************************************
  651. //
  652. // The following are deprecated defines for the PWM Interrupt Register bit
  653. // definitions.
  654. //
  655. //*****************************************************************************
  656. #define PWM_INT_INTFAULT 0x00010000 // Fault interrupt pending
  657. //*****************************************************************************
  658. //
  659. // The following are deprecated defines for the PWM_X Interrupt Status Register
  660. // bit definitions.
  661. //
  662. //*****************************************************************************
  663. #define PWM_X_INT_INTCMPBD 0x00000020 // PWM_X_COUNT = PWM_X_CMPB D rcvd
  664. #define PWM_X_INT_INTCMPBU 0x00000010 // PWM_X_COUNT = PWM_X_CMPB U rcvd
  665. #define PWM_X_INT_INTCMPAD 0x00000008 // PWM_X_COUNT = PWM_X_CMPA D rcvd
  666. #define PWM_X_INT_INTCMPAU 0x00000004 // PWM_X_COUNT = PWM_X_CMPA U rcvd
  667. #define PWM_X_INT_INTCNTLOAD 0x00000002 // PWM_X_COUNT = PWM_X_LOAD rcvd
  668. #define PWM_X_INT_INTCNTZERO 0x00000001 // PWM_X_COUNT = 0 received
  669. //*****************************************************************************
  670. //
  671. // The following are deprecated defines for the PWM_X Generator A/B Control
  672. // Register bit definitions.
  673. //
  674. //*****************************************************************************
  675. #define PWM_X_GEN_Y_ACTCMPBD 0x00000C00 // Act PWM_X_COUNT = PWM_X_CMPB D
  676. #define PWM_X_GEN_Y_ACTCMPBU 0x00000300 // Act PWM_X_COUNT = PWM_X_CMPB U
  677. #define PWM_X_GEN_Y_ACTCMPAD 0x000000C0 // Act PWM_X_COUNT = PWM_X_CMPA D
  678. #define PWM_X_GEN_Y_ACTCMPAU 0x00000030 // Act PWM_X_COUNT = PWM_X_CMPA U
  679. #define PWM_X_GEN_Y_ACTLOAD 0x0000000C // Act PWM_X_COUNT = PWM_X_LOAD
  680. #define PWM_X_GEN_Y_ACTZERO 0x00000003 // Act PWM_X_COUNT = 0
  681. //*****************************************************************************
  682. //
  683. // The following are deprecated defines for the PWM_X Generator A/B Control
  684. // Register action definitions.
  685. //
  686. //*****************************************************************************
  687. #define PWM_GEN_ACT_ONE 0x00000003 // Set the output signal to one
  688. #define PWM_GEN_ACT_ZERO 0x00000002 // Set the output signal to zero
  689. #define PWM_GEN_ACT_INV 0x00000001 // Invert the output signal
  690. #define PWM_GEN_ACT_NONE 0x00000000 // Do nothing
  691. #define PWM_GEN_ACT_B_DN_SHIFT 10 // Shift amount for the B dn action
  692. #define PWM_GEN_ACT_B_UP_SHIFT 8 // Shift amount for the B up action
  693. #define PWM_GEN_ACT_A_DN_SHIFT 6 // Shift amount for the A dn action
  694. #define PWM_GEN_ACT_A_UP_SHIFT 4 // Shift amount for the A up action
  695. #define PWM_GEN_ACT_LOAD_SHIFT 2 // Shift amount for the load action
  696. #define PWM_GEN_ACT_ZERO_SHIFT 0 // Shift amount for the zero action
  697. //*****************************************************************************
  698. //
  699. // The following are deprecated defines for the PWM_X Dead Band Control
  700. // Register bit definitions.
  701. //
  702. //*****************************************************************************
  703. #define PWM_DBCTL_ENABLE 0x00000001 // Enable dead band insertion
  704. //*****************************************************************************
  705. //
  706. // The following are deprecated defines for the PWM Register reset values.
  707. //
  708. //*****************************************************************************
  709. #define PWM_RV_X_DBCTL 0x00000000 // Control the dead band generator
  710. #define PWM_RV_STATUS 0x00000000 // Status
  711. #define PWM_RV_X_ISC 0x00000000 // Interrupt status and clearing
  712. #define PWM_RV_X_RIS 0x00000000 // Raw interrupt status
  713. #define PWM_RV_X_CTL 0x00000000 // Master control of the PWM
  714. // generator block
  715. #define PWM_RV_SYNC 0x00000000 // Counter synch for PWM generators
  716. #define PWM_RV_X_DBFALL 0x00000000 // The dead band falling edge delay
  717. // count
  718. #define PWM_RV_X_INTEN 0x00000000 // Interrupt and trigger enable
  719. #define PWM_RV_X_LOAD 0x00000000 // The load value for the counter
  720. #define PWM_RV_X_GENA 0x00000000 // Controls PWM generator A
  721. #define PWM_RV_CTL 0x00000000 // Master control of the PWM module
  722. #define PWM_RV_FAULT 0x00000000 // Fault handling for the PWM
  723. // output pins
  724. #define PWM_RV_RIS 0x00000000 // Raw interrupt status
  725. #define PWM_RV_X_CMPA 0x00000000 // The comparator A value
  726. #define PWM_RV_INVERT 0x00000000 // Inversion control for PWM output
  727. // pins
  728. #define PWM_RV_X_DBRISE 0x00000000 // The dead band rising edge delay
  729. // count
  730. #define PWM_RV_ENABLE 0x00000000 // Master enable for the PWM output
  731. // pins
  732. #define PWM_RV_X_GENB 0x00000000 // Controls PWM generator B
  733. #define PWM_RV_X_CMPB 0x00000000 // The comparator B value
  734. #define PWM_RV_ISC 0x00000000 // Interrupt status and clearing
  735. #define PWM_RV_INTEN 0x00000000 // Interrupt enable
  736. #define PWM_RV_X_COUNT 0x00000000 // The current counter value
  737. #endif
  738. #endif // __HW_PWM_H__