cp15_gcc.S 3.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140
  1. /*
  2. * File : cp15_gcc.S
  3. * This file is part of RT-Thread RTOS
  4. * COPYRIGHT (C) 2013, RT-Thread Development Team
  5. * http://www.rt-thread.org
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; either version 2 of the License, or
  10. * (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License along
  18. * with this program; if not, write to the Free Software Foundation, Inc.,
  19. * 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA.
  20. *
  21. * Change Logs:
  22. * Date Author Notes
  23. * 2013-07-05 Bernard the first version
  24. */
  25. .globl rt_cpu_get_smp_id
  26. rt_cpu_get_smp_id:
  27. mrc p15, #0, r0, c0, c0, #5
  28. bx lr
  29. .globl rt_cpu_vector_set_base
  30. rt_cpu_vector_set_base:
  31. mcr p15, #0, r0, c12, c0, #0
  32. dsb
  33. bx lr
  34. .globl rt_hw_cpu_dcache_enable
  35. rt_hw_cpu_dcache_enable:
  36. mrc p15, #0, r0, c1, c0, #0
  37. orr r0, r0, #0x00000004
  38. mcr p15, #0, r0, c1, c0, #0
  39. bx lr
  40. .globl rt_hw_cpu_icache_enable
  41. rt_hw_cpu_icache_enable:
  42. mrc p15, #0, r0, c1, c0, #0
  43. orr r0, r0, #0x00001000
  44. mcr p15, #0, r0, c1, c0, #0
  45. bx lr
  46. _FLD_MAX_WAY:
  47. .word 0x3ff
  48. _FLD_MAX_IDX:
  49. .word 0x7ff
  50. .globl rt_cpu_dcache_clean_flush
  51. rt_cpu_dcache_clean_flush:
  52. push {r4-r11}
  53. dmb
  54. mrc p15, #1, r0, c0, c0, #1 @ read clid register
  55. ands r3, r0, #0x7000000 @ get level of coherency
  56. mov r3, r3, lsr #23
  57. beq finished
  58. mov r10, #0
  59. loop1:
  60. add r2, r10, r10, lsr #1
  61. mov r1, r0, lsr r2
  62. and r1, r1, #7
  63. cmp r1, #2
  64. blt skip
  65. mcr p15, #2, r10, c0, c0, #0
  66. isb
  67. mrc p15, #1, r1, c0, c0, #0
  68. and r2, r1, #7
  69. add r2, r2, #4
  70. ldr r4, _FLD_MAX_WAY
  71. ands r4, r4, r1, lsr #3
  72. clz r5, r4
  73. ldr r7, _FLD_MAX_IDX
  74. ands r7, r7, r1, lsr #13
  75. loop2:
  76. mov r9, r4
  77. loop3:
  78. orr r11, r10, r9, lsl r5
  79. orr r11, r11, r7, lsl r2
  80. mcr p15, #0, r11, c7, c14, #2
  81. subs r9, r9, #1
  82. bge loop3
  83. subs r7, r7, #1
  84. bge loop2
  85. skip:
  86. add r10, r10, #2
  87. cmp r3, r10
  88. bgt loop1
  89. finished:
  90. dsb
  91. isb
  92. pop {r4-r11}
  93. bx lr
  94. .globl rt_hw_cpu_dcache_disable
  95. rt_hw_cpu_dcache_disable:
  96. push {r4-r11, lr}
  97. bl rt_cpu_dcache_clean_flush
  98. mrc p15, #0, r0, c1, c0, #0
  99. bic r0, r0, #0x00000004
  100. mcr p15, #0, r0, c1, c0, #0
  101. pop {r4-r11, lr}
  102. bx lr
  103. .globl rt_hw_cpu_icache_disable
  104. rt_hw_cpu_icache_disable:
  105. mrc p15, #0, r0, c1, c0, #0
  106. bic r0, r0, #0x00001000
  107. mcr p15, #0, r0, c1, c0, #0
  108. bx lr
  109. .globl rt_cpu_mmu_disable
  110. rt_cpu_mmu_disable:
  111. mcr p15, #0, r0, c8, c7, #0 @ invalidate tlb
  112. mrc p15, #0, r0, c1, c0, #0
  113. bic r0, r0, #1
  114. mcr p15, #0, r0, c1, c0, #0 @ clear mmu bit
  115. dsb
  116. bx lr
  117. .globl rt_cpu_mmu_enable
  118. rt_cpu_mmu_enable:
  119. mrc p15, #0, r0, c1, c0, #0
  120. orr r0, r0, #0x001
  121. mcr p15, #0, r0, c1, c0, #0 @ set mmu enable bit
  122. dsb
  123. bx lr
  124. .globl rt_cpu_tlb_set
  125. rt_cpu_tlb_set:
  126. mcr p15, #0, r0, c2, c0, #0
  127. dmb
  128. bx lr