start_gcc.S 7.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246
  1. /*
  2. * File : start_gcc.S
  3. * This file is part of RT-Thread RTOS
  4. * COPYRIGHT (C) 2013-2014, RT-Thread Development Team
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License along
  17. * with this program; if not, write to the Free Software Foundation, Inc.,
  18. * 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA.
  19. *
  20. * Change Logs:
  21. * Date Author Notes
  22. * 2013-07-05 Bernard the first version
  23. */
  24. .equ Mode_USR, 0x10
  25. .equ Mode_FIQ, 0x11
  26. .equ Mode_IRQ, 0x12
  27. .equ Mode_SVC, 0x13
  28. .equ Mode_ABT, 0x17
  29. .equ Mode_UND, 0x1B
  30. .equ Mode_SYS, 0x1F
  31. .equ I_Bit, 0x80 @ when I bit is set, IRQ is disabled
  32. .equ F_Bit, 0x40 @ when F bit is set, FIQ is disabled
  33. .equ UND_Stack_Size, 0x00000000
  34. .equ SVC_Stack_Size, 0x00000400
  35. .equ ABT_Stack_Size, 0x00000000
  36. .equ RT_FIQ_STACK_PGSZ, 0x00000000
  37. .equ RT_IRQ_STACK_PGSZ, 0x00000800
  38. .equ USR_Stack_Size, 0x00000400
  39. #define ISR_Stack_Size (UND_Stack_Size + SVC_Stack_Size + ABT_Stack_Size + \
  40. RT_FIQ_STACK_PGSZ + RT_IRQ_STACK_PGSZ)
  41. .section .data.share.isr
  42. /* stack */
  43. .globl stack_start
  44. .globl stack_top
  45. stack_start:
  46. .rept ISR_Stack_Size
  47. .byte 0
  48. .endr
  49. stack_top:
  50. .text
  51. /* reset entry */
  52. .globl _reset
  53. _reset:
  54. /* set the cpu to SVC32 mode and disable interrupt */
  55. mrs r0, cpsr
  56. bic r0, r0, #0x1f
  57. orr r0, r0, #0x13
  58. msr cpsr_c, r0
  59. /* setup stack */
  60. bl stack_setup
  61. /* clear .bss */
  62. mov r0,#0 /* get a zero */
  63. ldr r1,=__bss_start /* bss start */
  64. ldr r2,=__bss_end /* bss end */
  65. bss_loop:
  66. cmp r1,r2 /* check if data to clear */
  67. strlo r0,[r1],#4 /* clear 4 bytes */
  68. blo bss_loop /* loop until done */
  69. /* call C++ constructors of global objects */
  70. ldr r0, =__ctors_start__
  71. ldr r1, =__ctors_end__
  72. ctor_loop:
  73. cmp r0, r1
  74. beq ctor_end
  75. ldr r2, [r0], #4
  76. stmfd sp!, {r0-r1}
  77. mov lr, pc
  78. bx r2
  79. ldmfd sp!, {r0-r1}
  80. b ctor_loop
  81. ctor_end:
  82. /* start RT-Thread Kernel */
  83. ldr pc, _rtthread_startup
  84. _rtthread_startup:
  85. .word rtthread_startup
  86. stack_setup:
  87. ldr r0, =stack_top
  88. @ Set the startup stack for svc
  89. mov sp, r0
  90. @ Enter Undefined Instruction Mode and set its Stack Pointer
  91. msr cpsr_c, #Mode_UND|I_Bit|F_Bit
  92. mov sp, r0
  93. sub r0, r0, #UND_Stack_Size
  94. @ Enter Abort Mode and set its Stack Pointer
  95. msr cpsr_c, #Mode_ABT|I_Bit|F_Bit
  96. mov sp, r0
  97. sub r0, r0, #ABT_Stack_Size
  98. @ Enter FIQ Mode and set its Stack Pointer
  99. msr cpsr_c, #Mode_FIQ|I_Bit|F_Bit
  100. mov sp, r0
  101. sub r0, r0, #RT_FIQ_STACK_PGSZ
  102. @ Enter IRQ Mode and set its Stack Pointer
  103. msr cpsr_c, #Mode_IRQ|I_Bit|F_Bit
  104. mov sp, r0
  105. sub r0, r0, #RT_IRQ_STACK_PGSZ
  106. /* come back to SVC mode */
  107. msr cpsr_c, #Mode_SVC|I_Bit|F_Bit
  108. bx lr
  109. /* exception handlers: undef, swi, padt, dabt, resv, irq, fiq */
  110. .section .text.isr, "ax"
  111. .align 5
  112. .globl vector_fiq
  113. vector_fiq:
  114. stmfd sp!,{r0-r7,lr}
  115. bl rt_hw_trap_fiq
  116. ldmfd sp!,{r0-r7,lr}
  117. subs pc, lr, #4
  118. .globl rt_interrupt_enter
  119. .globl rt_interrupt_leave
  120. .globl rt_thread_switch_interrupt_flag
  121. .globl rt_interrupt_from_thread
  122. .globl rt_interrupt_to_thread
  123. .globl rt_current_thread
  124. .align 5
  125. .globl vector_irq
  126. vector_irq:
  127. stmfd sp!, {r0-r12,lr}
  128. bl rt_interrupt_enter
  129. bl rt_hw_trap_irq
  130. bl rt_interrupt_leave
  131. @ if rt_thread_switch_interrupt_flag set, jump to
  132. @ rt_hw_context_switch_interrupt_do and don't return
  133. ldr r0, =rt_thread_switch_interrupt_flag
  134. ldr r1, [r0]
  135. cmp r1, #1
  136. beq rt_hw_context_switch_interrupt_do
  137. ldmfd sp!, {r0-r12,lr}
  138. subs pc, lr, #4
  139. rt_hw_context_switch_interrupt_do:
  140. mov r1, #0 @ clear flag
  141. str r1, [r0]
  142. mov r1, sp @ r1 point to {r0-r3} in stack
  143. add sp, sp, #4*4
  144. ldmfd sp!, {r4-r12,lr}@ reload saved registers
  145. mrs r0, spsr @ get cpsr of interrupt thread
  146. sub r2, lr, #4 @ save old task's pc to r2
  147. @ Switch to SVC mode with no interrupt. If the usr mode guest is
  148. @ interrupted, this will just switch to the stack of kernel space.
  149. @ save the registers in kernel space won't trigger data abort.
  150. msr cpsr_c, #I_Bit|F_Bit|Mode_SVC
  151. stmfd sp!, {r2} @ push old task's pc
  152. stmfd sp!, {r4-r12,lr}@ push old task's lr,r12-r4
  153. ldmfd r1, {r1-r4} @ restore r0-r3 of the interrupt thread
  154. stmfd sp!, {r1-r4} @ push old task's r0-r3
  155. stmfd sp!, {r0} @ push old task's cpsr
  156. ldr r4, =rt_interrupt_from_thread
  157. ldr r5, [r4]
  158. str sp, [r5] @ store sp in preempted tasks's TCB
  159. ldr r6, =rt_interrupt_to_thread
  160. ldr r6, [r6]
  161. ldr sp, [r6] @ get new task's stack pointer
  162. ldmfd sp!, {r4} @ pop new task's cpsr to spsr
  163. msr spsr_cxsf, r4
  164. ldmfd sp!, {r0-r12,lr,pc}^ @ pop new task's r0-r12,lr & pc, copy spsr to cpsr
  165. .macro push_svc_reg
  166. sub sp, sp, #17 * 4 @/* Sizeof(struct rt_hw_exp_stack) */
  167. stmia sp, {r0 - r12} @/* Calling r0-r12 */
  168. mov r0, sp
  169. mrs r6, spsr @/* Save CPSR */
  170. str lr, [r0, #15*4] @/* Push PC */
  171. str r6, [r0, #16*4] @/* Push CPSR */
  172. cps #Mode_SVC
  173. str sp, [r0, #13*4] @/* Save calling SP */
  174. str lr, [r0, #14*4] @/* Save calling PC */
  175. .endm
  176. .align 5
  177. .globl vector_swi
  178. vector_swi:
  179. push_svc_reg
  180. bl rt_hw_trap_swi
  181. b .
  182. .align 5
  183. .globl vector_undef
  184. vector_undef:
  185. push_svc_reg
  186. bl rt_hw_trap_undef
  187. b .
  188. .align 5
  189. .globl vector_pabt
  190. vector_pabt:
  191. push_svc_reg
  192. bl rt_hw_trap_pabt
  193. b .
  194. .align 5
  195. .globl vector_dabt
  196. vector_dabt:
  197. push_svc_reg
  198. bl rt_hw_trap_dabt
  199. b .
  200. .align 5
  201. .globl vector_resv
  202. vector_resv:
  203. push_svc_reg
  204. bl rt_hw_trap_resv
  205. b .