realview.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330
  1. #ifndef __AM33XX_H__
  2. #define __AM33XX_H__
  3. #define __REG32(x) (*((volatile unsigned int *)(x)))
  4. #define __REG16(x) (*((volatile unsigned short *)(x)))
  5. /*
  6. * Peripheral addresses
  7. */
  8. #define REALVIEW_UART0_BASE 0x10009000 /* UART 0 */
  9. #define REALVIEW_UART1_BASE 0x1000A000 /* UART 1 */
  10. #define REALVIEW_UART2_BASE 0x1000B000 /* UART 2 */
  11. #define REALVIEW_UART3_BASE 0x1000C000 /* UART 3 */
  12. #define REALVIEW_SSP_BASE 0x1000D000 /* Synchronous Serial Port */
  13. #define REALVIEW_WATCHDOG0_BASE 0x1000F000 /* Watchdog 0 */
  14. #define REALVIEW_WATCHDOG_BASE 0x10010000 /* watchdog interface */
  15. #define REALVIEW_TIMER0_1_BASE 0x10011000 /* Timer 0 and 1 */
  16. #define REALVIEW_TIMER2_3_BASE 0x10012000 /* Timer 2 and 3 */
  17. #define REALVIEW_GPIO0_BASE 0x10013000 /* GPIO port 0 */
  18. #define REALVIEW_RTC_BASE 0x10017000 /* Real Time Clock */
  19. #define REALVIEW_TIMER4_5_BASE 0x10018000 /* Timer 4/5 */
  20. #define REALVIEW_TIMER6_7_BASE 0x10019000 /* Timer 6/7 */
  21. #define REALVIEW_SCTL_BASE 0x10001000 /* System Controller */
  22. #define REALVIEW_CLCD_BASE 0x10020000 /* CLCD */
  23. #define REALVIEW_ONB_SRAM_BASE 0x10060000 /* On-board SRAM */
  24. #define REALVIEW_DMC_BASE 0x100E0000 /* DMC configuration */
  25. #define REALVIEW_SMC_BASE 0x100E1000 /* SMC configuration */
  26. #define REALVIEW_CAN_BASE 0x100E2000 /* CAN bus */
  27. #define REALVIEW_GIC_CPU_BASE 0x1E000100 /* Generic interrupt controller CPU interface */
  28. #define REALVIEW_FLASH0_BASE 0x40000000
  29. #define REALVIEW_FLASH0_SIZE SZ_64M
  30. #define REALVIEW_FLASH1_BASE 0x44000000
  31. #define REALVIEW_FLASH1_SIZE SZ_64M
  32. #define VEXPRESS_SRAM_BASE 0x48000000
  33. #define REALVIEW_ETH_BASE 0x4E000000 /* Ethernet */
  34. #define VEXPRESS_ETH_BASE 0x4E000000 /* Ethernet */
  35. #define REALVIEW_USB_BASE 0x4F000000 /* USB */
  36. #define REALVIEW_GIC_DIST_BASE 0x1E001000 /* Generic interrupt controller distributor */
  37. #define REALVIEW_LT_BASE 0xC0000000 /* Logic Tile expansion */
  38. #define REALVIEW_SDRAM6_BASE 0x70000000 /* SDRAM bank 6 256MB */
  39. #define REALVIEW_SDRAM7_BASE 0x80000000 /* SDRAM bank 7 256MB */
  40. #define REALVIEW_SYS_PLD_CTRL1 0x74
  41. /*
  42. * PCI regions
  43. */
  44. #define REALVIEW_PCI_BASE 0x90040000 /* PCI-X Unit base */
  45. #define REALVIEW_PCI_IO_BASE 0x90050000 /* IO Region on AHB */
  46. #define REALVIEW_PCI_MEM_BASE 0xA0000000 /* MEM Region on AHB */
  47. #define REALVIEW_PCI_BASE_SIZE 0x10000 /* 16 Kb */
  48. #define REALVIEW_PCI_IO_SIZE 0x1000 /* 4 Kb */
  49. #define REALVIEW_PCI_MEM_SIZE 0x20000000 /* 512 MB */
  50. /*
  51. * Memory definitions
  52. */
  53. #define REALVIEW_BOOT_ROM_LO 0x30000000 /* DoC Base (64Mb)... */
  54. #define REALVIEW_BOOT_ROM_HI 0x30000000
  55. #define REALVIEW_BOOT_ROM_BASE REALVIEW_BOOT_ROM_HI /* Normal position */
  56. #define REALVIEW_BOOT_ROM_SIZE SZ_64M
  57. #define REALVIEW_SSRAM_BASE /* REALVIEW_SSMC_BASE ? */
  58. #define REALVIEW_SSRAM_SIZE SZ_2M
  59. /*
  60. * SDRAM
  61. */
  62. #define REALVIEW_SDRAM_BASE 0x00000000
  63. /*
  64. * Logic expansion modules
  65. *
  66. */
  67. #define IRQ_PBA8_GIC_START 32
  68. /*
  69. * PB-A8 on-board gic irq sources
  70. */
  71. #define IRQ_PBA8_WATCHDOG (IRQ_PBA8_GIC_START + 0) /* Watchdog timer */
  72. #define IRQ_PBA8_SOFT (IRQ_PBA8_GIC_START + 1) /* Software interrupt */
  73. #define IRQ_PBA8_TIMER0_1 (IRQ_PBA8_GIC_START + 2) /* Timer 0/1 (default timer) */
  74. #define IRQ_PBA8_TIMER2_3 (IRQ_PBA8_GIC_START + 3) /* Timer 2/3 */
  75. #define IRQ_PBA8_RTC (IRQ_PBA8_GIC_START + 4) /* Timer 2/3 */
  76. #define IRQ_VEXPRESS_A9_RTC (IRQ_PBA8_GIC_START + 4)
  77. #define IRQ_PBA8_UART0 (IRQ_PBA8_GIC_START + 5) /* UART 0 on development chip */
  78. #define IRQ_PBA8_UART1 (IRQ_PBA8_GIC_START + 6) /* UART 1 on development chip */
  79. #define IRQ_PBA8_UART2 (IRQ_PBA8_GIC_START + 7) /* UART 2 on development chip */
  80. #define IRQ_PBA8_UART3 (IRQ_PBA8_GIC_START + 8) /* UART 3 on development chip */
  81. #define IRQ_VEXPRESS_A9_KBD (IRQ_PBA8_GIC_START + 12)
  82. #define IRQ_VEXPRESS_A9_MOUSE (IRQ_PBA8_GIC_START + 13)
  83. #define IRQ_VEXPRESS_A9_CLCD (IRQ_PBA8_GIC_START + 14)
  84. #define IRQ_VEXPRESS_A9_ETH (IRQ_PBA8_GIC_START + 15)
  85. /* 9 reserved */
  86. #define IRQ_PBA8_SSP (IRQ_PBA8_GIC_START + 11) /* Synchronous Serial Port */
  87. #define IRQ_PBA8_SCI (IRQ_PBA8_GIC_START + 16) /* Smart Card Interface */
  88. #define IRQ_PBA8_MMCI0A (IRQ_PBA8_GIC_START + 17) /* Multimedia Card 0A */
  89. #define IRQ_PBA8_MMCI0B (IRQ_PBA8_GIC_START + 18) /* Multimedia Card 0B */
  90. #define IRQ_PBA8_AACI (IRQ_PBA8_GIC_START + 19) /* Audio Codec */
  91. #define IRQ_PBA8_KMI0 (IRQ_PBA8_GIC_START + 20) /* Keyboard/Mouse port 0 */
  92. #define IRQ_PBA8_KMI1 (IRQ_PBA8_GIC_START + 21) /* Keyboard/Mouse port 1 */
  93. #define IRQ_PBA8_CHARLCD (IRQ_PBA8_GIC_START + 22) /* Character LCD */
  94. #define IRQ_PBA8_CLCD (IRQ_PBA8_GIC_START + 23) /* CLCD controller */
  95. #define IRQ_PBA8_DMAC (IRQ_PBA8_GIC_START + 24) /* DMA controller */
  96. #define IRQ_PBA8_PWRFAIL (IRQ_PBA8_GIC_START + 25) /* Power failure */
  97. #define IRQ_PBA8_PISMO (IRQ_PBA8_GIC_START + 26) /* PISMO interface */
  98. #define IRQ_PBA8_DoC (IRQ_PBA8_GIC_START + 27) /* Disk on Chip memory controller */
  99. #define IRQ_PBA8_ETH (IRQ_PBA8_GIC_START + 28) /* Ethernet controller */
  100. #define IRQ_PBA8_USB (IRQ_PBA8_GIC_START + 29) /* USB controller */
  101. #define IRQ_PBA8_TSPEN (IRQ_PBA8_GIC_START + 30) /* Touchscreen pen */
  102. #define IRQ_PBA8_TSKPAD (IRQ_PBA8_GIC_START + 31) /* Touchscreen keypad */
  103. #define IRQ_PBA8_PMU (IRQ_PBA8_GIC_START + 47) /* Cortex-A8 PMU */
  104. /* ... */
  105. #define IRQ_PBA8_PCI0 (IRQ_PBA8_GIC_START + 50)
  106. #define IRQ_PBA8_PCI1 (IRQ_PBA8_GIC_START + 51)
  107. #define IRQ_PBA8_PCI2 (IRQ_PBA8_GIC_START + 52)
  108. #define IRQ_PBA8_PCI3 (IRQ_PBA8_GIC_START + 53)
  109. #define IRQ_PBA8_SMC -1
  110. #define IRQ_PBA8_SCTL -1
  111. #define NR_GIC_PBA8 1
  112. /*
  113. * Only define NR_IRQS if less than NR_IRQS_PBA8
  114. */
  115. #define NR_IRQS_PBA8 (IRQ_PBA8_GIC_START + 64)
  116. /* ------------------------------------------------------------------------
  117. * RealView Registers
  118. * ------------------------------------------------------------------------
  119. *
  120. */
  121. #define REALVIEW_SYS_ID_OFFSET 0x00
  122. #define REALVIEW_SYS_SW_OFFSET 0x04
  123. #define REALVIEW_SYS_LED_OFFSET 0x08
  124. #define REALVIEW_SYS_OSC0_OFFSET 0x0C
  125. #define REALVIEW_SYS_OSC1_OFFSET 0x10
  126. #define REALVIEW_SYS_OSC2_OFFSET 0x14
  127. #define REALVIEW_SYS_OSC3_OFFSET 0x18
  128. #define REALVIEW_SYS_OSC4_OFFSET 0x1C /* OSC1 for RealView/AB */
  129. #define REALVIEW_SYS_LOCK_OFFSET 0x20
  130. #define REALVIEW_SYS_100HZ_OFFSET 0x24
  131. #define REALVIEW_SYS_CFGDATA1_OFFSET 0x28
  132. #define REALVIEW_SYS_CFGDATA2_OFFSET 0x2C
  133. #define REALVIEW_SYS_FLAGS_OFFSET 0x30
  134. #define REALVIEW_SYS_FLAGSSET_OFFSET 0x30
  135. #define REALVIEW_SYS_FLAGSCLR_OFFSET 0x34
  136. #define REALVIEW_SYS_NVFLAGS_OFFSET 0x38
  137. #define REALVIEW_SYS_NVFLAGSSET_OFFSET 0x38
  138. #define REALVIEW_SYS_NVFLAGSCLR_OFFSET 0x3C
  139. #define REALVIEW_SYS_RESETCTL_OFFSET 0x40
  140. #define REALVIEW_SYS_PCICTL_OFFSET 0x44
  141. #define REALVIEW_SYS_MCI_OFFSET 0x48
  142. #define REALVIEW_SYS_FLASH_OFFSET 0x4C
  143. #define REALVIEW_SYS_CLCD_OFFSET 0x50
  144. #define REALVIEW_SYS_CLCDSER_OFFSET 0x54
  145. #define REALVIEW_SYS_BOOTCS_OFFSET 0x58
  146. #define REALVIEW_SYS_24MHz_OFFSET 0x5C
  147. #define REALVIEW_SYS_MISC_OFFSET 0x60
  148. #define REALVIEW_SYS_IOSEL_OFFSET 0x70
  149. #define REALVIEW_SYS_PROCID_OFFSET 0x84
  150. #define REALVIEW_SYS_TEST_OSC0_OFFSET 0xC0
  151. #define REALVIEW_SYS_TEST_OSC1_OFFSET 0xC4
  152. #define REALVIEW_SYS_TEST_OSC2_OFFSET 0xC8
  153. #define REALVIEW_SYS_TEST_OSC3_OFFSET 0xCC
  154. #define REALVIEW_SYS_TEST_OSC4_OFFSET 0xD0
  155. #define REALVIEW_SYS_BASE 0x10000000
  156. #define REALVIEW_SYS_ID (REALVIEW_SYS_BASE + REALVIEW_SYS_ID_OFFSET)
  157. #define REALVIEW_SYS_SW (REALVIEW_SYS_BASE + REALVIEW_SYS_SW_OFFSET)
  158. #define REALVIEW_SYS_LED (REALVIEW_SYS_BASE + REALVIEW_SYS_LED_OFFSET)
  159. #define REALVIEW_SYS_OSC0 (REALVIEW_SYS_BASE + REALVIEW_SYS_OSC0_OFFSET)
  160. #define REALVIEW_SYS_OSC1 (REALVIEW_SYS_BASE + REALVIEW_SYS_OSC1_OFFSET)
  161. #define REALVIEW_SYS_LOCK (REALVIEW_SYS_BASE + REALVIEW_SYS_LOCK_OFFSET)
  162. #define REALVIEW_SYS_100HZ (REALVIEW_SYS_BASE + REALVIEW_SYS_100HZ_OFFSET)
  163. #define REALVIEW_SYS_CFGDATA1 (REALVIEW_SYS_BASE + REALVIEW_SYS_CFGDATA1_OFFSET)
  164. #define REALVIEW_SYS_CFGDATA2 (REALVIEW_SYS_BASE + REALVIEW_SYS_CFGDATA2_OFFSET)
  165. #define REALVIEW_SYS_FLAGS (REALVIEW_SYS_BASE + REALVIEW_SYS_FLAGS_OFFSET)
  166. #define REALVIEW_SYS_FLAGSSET (REALVIEW_SYS_BASE + REALVIEW_SYS_FLAGSSET_OFFSET)
  167. #define REALVIEW_SYS_FLAGSCLR (REALVIEW_SYS_BASE + REALVIEW_SYS_FLAGSCLR_OFFSET)
  168. #define REALVIEW_SYS_NVFLAGS (REALVIEW_SYS_BASE + REALVIEW_SYS_NVFLAGS_OFFSET)
  169. #define REALVIEW_SYS_NVFLAGSSET (REALVIEW_SYS_BASE + REALVIEW_SYS_NVFLAGSSET_OFFSET)
  170. #define REALVIEW_SYS_NVFLAGSCLR (REALVIEW_SYS_BASE + REALVIEW_SYS_NVFLAGSCLR_OFFSET)
  171. #define REALVIEW_SYS_RESETCTL (REALVIEW_SYS_BASE + REALVIEW_SYS_RESETCTL_OFFSET)
  172. #define REALVIEW_SYS_PCICTL (REALVIEW_SYS_BASE + REALVIEW_SYS_PCICTL_OFFSET)
  173. #define REALVIEW_SYS_MCI (REALVIEW_SYS_BASE + REALVIEW_SYS_MCI_OFFSET)
  174. #define REALVIEW_SYS_FLASH (REALVIEW_SYS_BASE + REALVIEW_SYS_FLASH_OFFSET)
  175. #define REALVIEW_SYS_CLCD (REALVIEW_SYS_BASE + REALVIEW_SYS_CLCD_OFFSET)
  176. #define REALVIEW_SYS_CLCDSER (REALVIEW_SYS_BASE + REALVIEW_SYS_CLCDSER_OFFSET)
  177. #define REALVIEW_SYS_BOOTCS (REALVIEW_SYS_BASE + REALVIEW_SYS_BOOTCS_OFFSET)
  178. #define REALVIEW_SYS_24MHz (REALVIEW_SYS_BASE + REALVIEW_SYS_24MHz_OFFSET)
  179. #define REALVIEW_SYS_MISC (REALVIEW_SYS_BASE + REALVIEW_SYS_MISC_OFFSET)
  180. #define REALVIEW_SYS_IOSEL (REALVIEW_SYS_BASE + REALVIEW_SYS_IOSEL_OFFSET)
  181. #define REALVIEW_SYS_PROCID (REALVIEW_SYS_BASE + REALVIEW_SYS_PROCID_OFFSET)
  182. #define REALVIEW_SYS_TEST_OSC0 (REALVIEW_SYS_BASE + REALVIEW_SYS_TEST_OSC0_OFFSET)
  183. #define REALVIEW_SYS_TEST_OSC1 (REALVIEW_SYS_BASE + REALVIEW_SYS_TEST_OSC1_OFFSET)
  184. #define REALVIEW_SYS_TEST_OSC2 (REALVIEW_SYS_BASE + REALVIEW_SYS_TEST_OSC2_OFFSET)
  185. #define REALVIEW_SYS_TEST_OSC3 (REALVIEW_SYS_BASE + REALVIEW_SYS_TEST_OSC3_OFFSET)
  186. #define REALVIEW_SYS_TEST_OSC4 (REALVIEW_SYS_BASE + REALVIEW_SYS_TEST_OSC4_OFFSET)
  187. #define REALVIEW_SYS_CTRL_LED (1 << 0)
  188. /* ------------------------------------------------------------------------
  189. * RealView control registers
  190. * ------------------------------------------------------------------------
  191. */
  192. /*
  193. * REALVIEW_IDFIELD
  194. *
  195. * 31:24 = manufacturer (0x41 = ARM)
  196. * 23:16 = architecture (0x08 = AHB system bus, ASB processor bus)
  197. * 15:12 = FPGA (0x3 = XVC600 or XVC600E)
  198. * 11:4 = build value
  199. * 3:0 = revision number (0x1 = rev B (AHB))
  200. */
  201. /*
  202. * REALVIEW_SYS_LOCK
  203. * control access to SYS_OSCx, SYS_CFGDATAx, SYS_RESETCTL,
  204. * SYS_CLD, SYS_BOOTCS
  205. */
  206. #define REALVIEW_SYS_LOCK_LOCKED (1 << 16)
  207. #define REALVIEW_SYS_LOCKVAL 0xA05F
  208. #define REALVIEW_SYS_LOCKVAL_MASK 0xFFFF /* write 0xA05F to enable write access */
  209. /*
  210. * REALVIEW_SYS_FLASH
  211. */
  212. #define REALVIEW_FLASHPROG_FLVPPEN (1 << 0) /* Enable writing to flash */
  213. /*
  214. * REALVIEW_INTREG
  215. * - used to acknowledge and control MMCI and UART interrupts
  216. */
  217. #define REALVIEW_INTREG_WPROT 0x00 /* MMC protection status (no interrupt generated) */
  218. #define REALVIEW_INTREG_RI0 0x01 /* Ring indicator UART0 is asserted, */
  219. #define REALVIEW_INTREG_CARDIN 0x08 /* MMCI card in detect */
  220. /* write 1 to acknowledge and clear */
  221. #define REALVIEW_INTREG_RI1 0x02 /* Ring indicator UART1 is asserted, */
  222. #define REALVIEW_INTREG_CARDINSERT 0x03 /* Signal insertion of MMC card */
  223. /*
  224. * LED settings, bits [7:0]
  225. */
  226. #define REALVIEW_SYS_LED0 (1 << 0)
  227. #define REALVIEW_SYS_LED1 (1 << 1)
  228. #define REALVIEW_SYS_LED2 (1 << 2)
  229. #define REALVIEW_SYS_LED3 (1 << 3)
  230. #define REALVIEW_SYS_LED4 (1 << 4)
  231. #define REALVIEW_SYS_LED5 (1 << 5)
  232. #define REALVIEW_SYS_LED6 (1 << 6)
  233. #define REALVIEW_SYS_LED7 (1 << 7)
  234. #define ALL_LEDS 0xFF
  235. #define LED_BANK REALVIEW_SYS_LED
  236. /*
  237. * Control registers
  238. */
  239. #define REALVIEW_IDFIELD_OFFSET 0x0 /* RealView build information */
  240. #define REALVIEW_FLASHPROG_OFFSET 0x4 /* Flash devices */
  241. #define REALVIEW_INTREG_OFFSET 0x8 /* Interrupt control */
  242. #define REALVIEW_DECODE_OFFSET 0xC /* Fitted logic modules */
  243. /*
  244. * Clean base - dummy
  245. *
  246. */
  247. #define CLEAN_BASE REALVIEW_BOOT_ROM_HI
  248. /*
  249. * System controller bit assignment
  250. */
  251. #define REALVIEW_REFCLK 0
  252. #define REALVIEW_TIMCLK 1
  253. #define REALVIEW_TIMER1_EnSel 15
  254. #define REALVIEW_TIMER2_EnSel 17
  255. #define REALVIEW_TIMER3_EnSel 19
  256. #define REALVIEW_TIMER4_EnSel 21
  257. struct rt_hw_register
  258. {
  259. unsigned long r0;
  260. unsigned long r1;
  261. unsigned long r2;
  262. unsigned long r3;
  263. unsigned long r4;
  264. unsigned long r5;
  265. unsigned long r6;
  266. unsigned long r7;
  267. unsigned long r8;
  268. unsigned long r9;
  269. unsigned long r10;
  270. unsigned long fp;
  271. unsigned long ip;
  272. unsigned long sp;
  273. unsigned long lr;
  274. unsigned long pc;
  275. unsigned long cpsr;
  276. unsigned long ORIG_r0;
  277. };
  278. #include <armv7.h>
  279. /* Interrupt Control Interface */
  280. #define ARM_GIC_CPU_BASE 0x1E000000
  281. /* number of interrupts on board */
  282. #define ARM_GIC_NR_IRQS 96
  283. /* only one GIC available */
  284. #define ARM_GIC_MAX_NR 1
  285. #endif