stm32f1xx_hal_nand.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347
  1. /**
  2. ******************************************************************************
  3. * @file stm32f1xx_hal_nand.h
  4. * @author MCD Application Team
  5. * @version V1.1.1
  6. * @date 12-May-2017
  7. * @brief Header file of NAND HAL module.
  8. ******************************************************************************
  9. * @attention
  10. *
  11. * <h2><center>&copy; COPYRIGHT(c) 2017 STMicroelectronics</center></h2>
  12. *
  13. * Redistribution and use in source and binary forms, with or without modification,
  14. * are permitted provided that the following conditions are met:
  15. * 1. Redistributions of source code must retain the above copyright notice,
  16. * this list of conditions and the following disclaimer.
  17. * 2. Redistributions in binary form must reproduce the above copyright notice,
  18. * this list of conditions and the following disclaimer in the documentation
  19. * and/or other materials provided with the distribution.
  20. * 3. Neither the name of STMicroelectronics nor the names of its contributors
  21. * may be used to endorse or promote products derived from this software
  22. * without specific prior written permission.
  23. *
  24. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
  25. * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
  26. * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
  27. * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
  28. * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
  29. * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
  30. * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
  31. * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
  32. * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
  33. * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  34. *
  35. ******************************************************************************
  36. */
  37. /* Define to prevent recursive inclusion -------------------------------------*/
  38. #ifndef __STM32F1xx_HAL_NAND_H
  39. #define __STM32F1xx_HAL_NAND_H
  40. #ifdef __cplusplus
  41. extern "C" {
  42. #endif
  43. /* Includes ------------------------------------------------------------------*/
  44. #include "stm32f1xx_ll_fsmc.h"
  45. /** @addtogroup STM32F1xx_HAL_Driver
  46. * @{
  47. */
  48. #if defined (STM32F101xE) || defined(STM32F103xE) || defined(STM32F101xG) || defined(STM32F103xG)
  49. /** @addtogroup NAND
  50. * @{
  51. */
  52. /* Exported typedef ----------------------------------------------------------*/
  53. /* Exported types ------------------------------------------------------------*/
  54. /** @defgroup NAND_Exported_Types NAND Exported Types
  55. * @{
  56. */
  57. /**
  58. * @brief HAL NAND State structures definition
  59. */
  60. typedef enum
  61. {
  62. HAL_NAND_STATE_RESET = 0x00U, /*!< NAND not yet initialized or disabled */
  63. HAL_NAND_STATE_READY = 0x01U, /*!< NAND initialized and ready for use */
  64. HAL_NAND_STATE_BUSY = 0x02U, /*!< NAND internal process is ongoing */
  65. HAL_NAND_STATE_ERROR = 0x03U /*!< NAND error state */
  66. }HAL_NAND_StateTypeDef;
  67. /**
  68. * @brief NAND Memory electronic signature Structure definition
  69. */
  70. typedef struct
  71. {
  72. /*<! NAND memory electronic signature maker and device IDs */
  73. uint8_t Maker_Id;
  74. uint8_t Device_Id;
  75. uint8_t Third_Id;
  76. uint8_t Fourth_Id;
  77. }NAND_IDTypeDef;
  78. /**
  79. * @brief NAND Memory address Structure definition
  80. */
  81. typedef struct
  82. {
  83. uint16_t Page; /*!< NAND memory Page address */
  84. uint16_t Plane; /*!< NAND memory Plane address */
  85. uint16_t Block; /*!< NAND memory Block address */
  86. }NAND_AddressTypeDef;
  87. /**
  88. * @brief NAND Memory info Structure definition
  89. */
  90. typedef struct
  91. {
  92. uint32_t PageSize; /*!< NAND memory page (without spare area) size measured in bytes
  93. for 8 bits adressing or words for 16 bits addressing */
  94. uint32_t SpareAreaSize; /*!< NAND memory spare area size measured in bytes
  95. for 8 bits adressing or words for 16 bits addressing */
  96. uint32_t BlockSize; /*!< NAND memory block size measured in number of pages */
  97. uint32_t BlockNbr; /*!< NAND memory number of total blocks */
  98. uint32_t PlaneNbr; /*!< NAND memory number of planes */
  99. uint32_t PlaneSize; /*!< NAND memory plane size measured in number of blocks */
  100. FunctionalState ExtraCommandEnable; /*!< NAND extra command needed for Page reading mode. This
  101. parameter is mandatory for some NAND parts after the read
  102. command (NAND_CMD_AREA_TRUE1) and before DATA reading sequence.
  103. Example: Toshiba THTH58BYG3S0HBAI6.
  104. This parameter could be ENABLE or DISABLE
  105. Please check the Read Mode sequnece in the NAND device datasheet */
  106. }NAND_DeviceConfigTypeDef;
  107. /**
  108. * @brief NAND handle Structure definition
  109. */
  110. typedef struct
  111. {
  112. FSMC_NAND_TypeDef *Instance; /*!< Register base address */
  113. FSMC_NAND_InitTypeDef Init; /*!< NAND device control configuration parameters */
  114. HAL_LockTypeDef Lock; /*!< NAND locking object */
  115. __IO HAL_NAND_StateTypeDef State; /*!< NAND device access state */
  116. NAND_DeviceConfigTypeDef Config; /*!< NAND phusical characteristic information structure */
  117. }NAND_HandleTypeDef;
  118. /**
  119. * @}
  120. */
  121. /* Exported constants --------------------------------------------------------*/
  122. /* Exported macros -----------------------------------------------------------*/
  123. /** @defgroup NAND_Exported_Macros NAND Exported Macros
  124. * @{
  125. */
  126. /** @brief Reset NAND handle state
  127. * @param __HANDLE__: specifies the NAND handle.
  128. * @retval None
  129. */
  130. #define __HAL_NAND_RESET_HANDLE_STATE(__HANDLE__) ((__HANDLE__)->State = HAL_NAND_STATE_RESET)
  131. /**
  132. * @}
  133. */
  134. /* Exported functions --------------------------------------------------------*/
  135. /** @addtogroup NAND_Exported_Functions NAND Exported Functions
  136. * @{
  137. */
  138. /** @addtogroup NAND_Exported_Functions_Group1 Initialization and de-initialization functions
  139. * @{
  140. */
  141. /* Initialization/de-initialization functions ********************************/
  142. HAL_StatusTypeDef HAL_NAND_Init(NAND_HandleTypeDef *hnand, FSMC_NAND_PCC_TimingTypeDef *ComSpace_Timing, FSMC_NAND_PCC_TimingTypeDef *AttSpace_Timing);
  143. HAL_StatusTypeDef HAL_NAND_DeInit(NAND_HandleTypeDef *hnand);
  144. HAL_StatusTypeDef HAL_NAND_ConfigDevice(NAND_HandleTypeDef *hnand, NAND_DeviceConfigTypeDef *pDeviceConfig);
  145. HAL_StatusTypeDef HAL_NAND_Read_ID(NAND_HandleTypeDef *hnand, NAND_IDTypeDef *pNAND_ID);
  146. void HAL_NAND_MspInit(NAND_HandleTypeDef *hnand);
  147. void HAL_NAND_MspDeInit(NAND_HandleTypeDef *hnand);
  148. void HAL_NAND_IRQHandler(NAND_HandleTypeDef *hnand);
  149. void HAL_NAND_ITCallback(NAND_HandleTypeDef *hnand);
  150. /**
  151. * @}
  152. */
  153. /** @addtogroup NAND_Exported_Functions_Group2 Input and Output functions
  154. * @{
  155. */
  156. /* IO operation functions ****************************************************/
  157. HAL_StatusTypeDef HAL_NAND_Reset(NAND_HandleTypeDef *hnand);
  158. HAL_StatusTypeDef HAL_NAND_Read_Page_8b(NAND_HandleTypeDef *hnand, NAND_AddressTypeDef *pAddress, uint8_t *pBuffer, uint32_t NumPageToRead);
  159. HAL_StatusTypeDef HAL_NAND_Write_Page_8b(NAND_HandleTypeDef *hnand, NAND_AddressTypeDef *pAddress, uint8_t *pBuffer, uint32_t NumPageToWrite);
  160. HAL_StatusTypeDef HAL_NAND_Read_SpareArea_8b(NAND_HandleTypeDef *hnand, NAND_AddressTypeDef *pAddress, uint8_t *pBuffer, uint32_t NumSpareAreaToRead);
  161. HAL_StatusTypeDef HAL_NAND_Write_SpareArea_8b(NAND_HandleTypeDef *hnand, NAND_AddressTypeDef *pAddress, uint8_t *pBuffer, uint32_t NumSpareAreaTowrite);
  162. HAL_StatusTypeDef HAL_NAND_Read_Page_16b(NAND_HandleTypeDef *hnand, NAND_AddressTypeDef *pAddress, uint16_t *pBuffer, uint32_t NumPageToRead);
  163. HAL_StatusTypeDef HAL_NAND_Write_Page_16b(NAND_HandleTypeDef *hnand, NAND_AddressTypeDef *pAddress, uint16_t *pBuffer, uint32_t NumPageToWrite);
  164. HAL_StatusTypeDef HAL_NAND_Read_SpareArea_16b(NAND_HandleTypeDef *hnand, NAND_AddressTypeDef *pAddress, uint16_t *pBuffer, uint32_t NumSpareAreaToRead);
  165. HAL_StatusTypeDef HAL_NAND_Write_SpareArea_16b(NAND_HandleTypeDef *hnand, NAND_AddressTypeDef *pAddress, uint16_t *pBuffer, uint32_t NumSpareAreaTowrite);
  166. HAL_StatusTypeDef HAL_NAND_Erase_Block(NAND_HandleTypeDef *hnand, NAND_AddressTypeDef *pAddress);
  167. uint32_t HAL_NAND_Read_Status(NAND_HandleTypeDef *hnand);
  168. uint32_t HAL_NAND_Address_Inc(NAND_HandleTypeDef *hnand, NAND_AddressTypeDef *pAddress);
  169. /**
  170. * @}
  171. */
  172. /** @addtogroup NAND_Exported_Functions_Group3 Peripheral Control functions
  173. * @{
  174. */
  175. /* NAND Control functions ****************************************************/
  176. HAL_StatusTypeDef HAL_NAND_ECC_Enable(NAND_HandleTypeDef *hnand);
  177. HAL_StatusTypeDef HAL_NAND_ECC_Disable(NAND_HandleTypeDef *hnand);
  178. HAL_StatusTypeDef HAL_NAND_GetECC(NAND_HandleTypeDef *hnand, uint32_t *ECCval, uint32_t Timeout);
  179. /**
  180. * @}
  181. */
  182. /** @defgroup NAND_Exported_Functions_Group4 Peripheral State functions
  183. * @{
  184. */
  185. /* NAND State functions *******************************************************/
  186. HAL_NAND_StateTypeDef HAL_NAND_GetState(NAND_HandleTypeDef *hnand);
  187. uint32_t HAL_NAND_Read_Status(NAND_HandleTypeDef *hnand);
  188. /**
  189. * @}
  190. */
  191. /**
  192. * @}
  193. */
  194. /* Private types -------------------------------------------------------------*/
  195. /* Private variables ---------------------------------------------------------*/
  196. /* Private constants ---------------------------------------------------------*/
  197. /** @addtogroup NAND_Private_Constants
  198. * @{
  199. */
  200. #define NAND_DEVICE1 FSMC_BANK2
  201. #define NAND_DEVICE2 FSMC_BANK3
  202. #define NAND_WRITE_TIMEOUT 1000U
  203. #define CMD_AREA (1U<<16U) /* A16 = CLE high */
  204. #define ADDR_AREA (1U<<17U) /* A17 = ALE high */
  205. #define NAND_CMD_AREA_A ((uint8_t)0x00)
  206. #define NAND_CMD_AREA_B ((uint8_t)0x01)
  207. #define NAND_CMD_AREA_C ((uint8_t)0x50)
  208. #define NAND_CMD_AREA_TRUE1 ((uint8_t)0x30)
  209. #define NAND_CMD_WRITE0 ((uint8_t)0x80)
  210. #define NAND_CMD_WRITE_TRUE1 ((uint8_t)0x10)
  211. #define NAND_CMD_ERASE0 ((uint8_t)0x60)
  212. #define NAND_CMD_ERASE1 ((uint8_t)0xD0)
  213. #define NAND_CMD_READID ((uint8_t)0x90)
  214. #define NAND_CMD_STATUS ((uint8_t)0x70)
  215. #define NAND_CMD_LOCK_STATUS ((uint8_t)0x7A)
  216. #define NAND_CMD_RESET ((uint8_t)0xFF)
  217. /* NAND memory status */
  218. #define NAND_VALID_ADDRESS 0x00000100U
  219. #define NAND_INVALID_ADDRESS 0x00000200U
  220. #define NAND_TIMEOUT_ERROR 0x00000400U
  221. #define NAND_BUSY 0x00000000U
  222. #define NAND_ERROR 0x00000001U
  223. #define NAND_READY 0x00000040U
  224. /**
  225. * @}
  226. */
  227. /* Private macros ------------------------------------------------------------*/
  228. /** @addtogroup NAND_Private_Macros
  229. * @{
  230. */
  231. /**
  232. * @brief NAND memory address computation.
  233. * @param __ADDRESS__: NAND memory address.
  234. * @param __HANDLE__ : NAND handle.
  235. * @retval NAND Raw address value
  236. */
  237. #define ARRAY_ADDRESS(__ADDRESS__ , __HANDLE__) ((__ADDRESS__)->Page + \
  238. (((__ADDRESS__)->Block + (((__ADDRESS__)->Plane) * ((__HANDLE__)->Config.PlaneSize)))* ((__HANDLE__)->Config.BlockSize)))
  239. /**
  240. * @brief NAND memory Column address computation.
  241. * @param __HANDLE__: NAND handle.
  242. * @retval NAND Raw address value
  243. */
  244. #define COLUMN_ADDRESS( __HANDLE__) ((__HANDLE__)->Config.PageSize)
  245. /**
  246. * @brief NAND memory address cycling.
  247. * @param __ADDRESS__: NAND memory address.
  248. * @retval NAND address cycling value.
  249. */
  250. #define ADDR_1ST_CYCLE(__ADDRESS__) (uint8_t)(__ADDRESS__) /* 1st addressing cycle */
  251. #define ADDR_2ND_CYCLE(__ADDRESS__) (uint8_t)((__ADDRESS__) >> 8U) /* 2nd addressing cycle */
  252. #define ADDR_3RD_CYCLE(__ADDRESS__) (uint8_t)((__ADDRESS__) >> 16U) /* 3rd addressing cycle */
  253. #define ADDR_4TH_CYCLE(__ADDRESS__) (uint8_t)((__ADDRESS__) >> 24U) /* 4th addressing cycle */
  254. /**
  255. * @brief NAND memory Columns cycling.
  256. * @param __ADDRESS__: NAND memory address.
  257. * @retval NAND Column address cycling value.
  258. */
  259. #define COLUMN_1ST_CYCLE(__ADDRESS__) (uint8_t)(__ADDRESS__) /* 1st Column addressing cycle */
  260. #define COLUMN_2ND_CYCLE(__ADDRESS__) (uint8_t)((__ADDRESS__) >> 8U) /* 2nd Column addressing cycle */
  261. /**
  262. * @}
  263. */
  264. /**
  265. * @}
  266. */
  267. #endif /* STM32F101xE || STM32F103xE || STM32F101xG || STM32F103xG */
  268. /**
  269. * @}
  270. */
  271. #ifdef __cplusplus
  272. }
  273. #endif
  274. #endif /* __STM32F1xx_HAL_NAND_H */
  275. /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/