1
0

stm32f1xx_hal_sram.h 7.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201
  1. /**
  2. ******************************************************************************
  3. * @file stm32f1xx_hal_sram.h
  4. * @author MCD Application Team
  5. * @version V1.1.1
  6. * @date 12-May-2017
  7. * @brief Header file of SRAM HAL module.
  8. ******************************************************************************
  9. * @attention
  10. *
  11. * <h2><center>&copy; COPYRIGHT(c) 2016 STMicroelectronics</center></h2>
  12. *
  13. * Redistribution and use in source and binary forms, with or without modification,
  14. * are permitted provided that the following conditions are met:
  15. * 1. Redistributions of source code must retain the above copyright notice,
  16. * this list of conditions and the following disclaimer.
  17. * 2. Redistributions in binary form must reproduce the above copyright notice,
  18. * this list of conditions and the following disclaimer in the documentation
  19. * and/or other materials provided with the distribution.
  20. * 3. Neither the name of STMicroelectronics nor the names of its contributors
  21. * may be used to endorse or promote products derived from this software
  22. * without specific prior written permission.
  23. *
  24. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
  25. * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
  26. * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
  27. * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
  28. * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
  29. * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
  30. * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
  31. * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
  32. * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
  33. * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  34. *
  35. ******************************************************************************
  36. */
  37. /* Define to prevent recursive inclusion -------------------------------------*/
  38. #ifndef __STM32F1xx_HAL_SRAM_H
  39. #define __STM32F1xx_HAL_SRAM_H
  40. #ifdef __cplusplus
  41. extern "C" {
  42. #endif
  43. /* Includes ------------------------------------------------------------------*/
  44. #include "stm32f1xx_ll_fsmc.h"
  45. /** @addtogroup STM32F1xx_HAL_Driver
  46. * @{
  47. */
  48. #if defined (STM32F101xE) || defined(STM32F103xE) || defined(STM32F101xG) || defined(STM32F103xG) || defined(STM32F100xE)
  49. /** @addtogroup SRAM
  50. * @{
  51. */
  52. /* Exported typedef ----------------------------------------------------------*/
  53. /** @defgroup SRAM_Exported_Types SRAM Exported Types
  54. * @{
  55. */
  56. /**
  57. * @brief HAL SRAM State structures definition
  58. */
  59. typedef enum
  60. {
  61. HAL_SRAM_STATE_RESET = 0x00U, /*!< SRAM not yet initialized or disabled */
  62. HAL_SRAM_STATE_READY = 0x01U, /*!< SRAM initialized and ready for use */
  63. HAL_SRAM_STATE_BUSY = 0x02U, /*!< SRAM internal process is ongoing */
  64. HAL_SRAM_STATE_ERROR = 0x03U, /*!< SRAM error state */
  65. HAL_SRAM_STATE_PROTECTED = 0x04U /*!< SRAM peripheral NORSRAM device write protected */
  66. }HAL_SRAM_StateTypeDef;
  67. /**
  68. * @brief SRAM handle Structure definition
  69. */
  70. typedef struct
  71. {
  72. FSMC_NORSRAM_TypeDef *Instance; /*!< Register base address */
  73. FSMC_NORSRAM_EXTENDED_TypeDef *Extended; /*!< Extended mode register base address */
  74. FSMC_NORSRAM_InitTypeDef Init; /*!< SRAM device control configuration parameters */
  75. HAL_LockTypeDef Lock; /*!< SRAM locking object */
  76. __IO HAL_SRAM_StateTypeDef State; /*!< SRAM device access state */
  77. DMA_HandleTypeDef *hdma; /*!< Pointer DMA handler */
  78. }SRAM_HandleTypeDef;
  79. /**
  80. * @}
  81. */
  82. /* Exported constants --------------------------------------------------------*/
  83. /* Exported macro ------------------------------------------------------------*/
  84. /** @defgroup SRAM_Exported_Macros SRAM Exported Macros
  85. * @{
  86. */
  87. /** @brief Reset SRAM handle state
  88. * @param __HANDLE__: SRAM handle
  89. * @retval None
  90. */
  91. #define __HAL_SRAM_RESET_HANDLE_STATE(__HANDLE__) ((__HANDLE__)->State = HAL_SRAM_STATE_RESET)
  92. /**
  93. * @}
  94. */
  95. /* Exported functions --------------------------------------------------------*/
  96. /** @addtogroup SRAM_Exported_Functions
  97. * @{
  98. */
  99. /** @addtogroup SRAM_Exported_Functions_Group1
  100. * @{
  101. */
  102. /* Initialization/de-initialization functions **********************************/
  103. HAL_StatusTypeDef HAL_SRAM_Init(SRAM_HandleTypeDef *hsram, FSMC_NORSRAM_TimingTypeDef *Timing, FSMC_NORSRAM_TimingTypeDef *ExtTiming);
  104. HAL_StatusTypeDef HAL_SRAM_DeInit(SRAM_HandleTypeDef *hsram);
  105. void HAL_SRAM_MspInit(SRAM_HandleTypeDef *hsram);
  106. void HAL_SRAM_MspDeInit(SRAM_HandleTypeDef *hsram);
  107. void HAL_SRAM_DMA_XferCpltCallback(DMA_HandleTypeDef *hdma);
  108. void HAL_SRAM_DMA_XferErrorCallback(DMA_HandleTypeDef *hdma);
  109. /**
  110. * @}
  111. */
  112. /** @addtogroup SRAM_Exported_Functions_Group2
  113. * @{
  114. */
  115. /* I/O operation functions *****************************************************/
  116. HAL_StatusTypeDef HAL_SRAM_Read_8b(SRAM_HandleTypeDef *hsram, uint32_t *pAddress, uint8_t *pDstBuffer, uint32_t BufferSize);
  117. HAL_StatusTypeDef HAL_SRAM_Write_8b(SRAM_HandleTypeDef *hsram, uint32_t *pAddress, uint8_t *pSrcBuffer, uint32_t BufferSize);
  118. HAL_StatusTypeDef HAL_SRAM_Read_16b(SRAM_HandleTypeDef *hsram, uint32_t *pAddress, uint16_t *pDstBuffer, uint32_t BufferSize);
  119. HAL_StatusTypeDef HAL_SRAM_Write_16b(SRAM_HandleTypeDef *hsram, uint32_t *pAddress, uint16_t *pSrcBuffer, uint32_t BufferSize);
  120. HAL_StatusTypeDef HAL_SRAM_Read_32b(SRAM_HandleTypeDef *hsram, uint32_t *pAddress, uint32_t *pDstBuffer, uint32_t BufferSize);
  121. HAL_StatusTypeDef HAL_SRAM_Write_32b(SRAM_HandleTypeDef *hsram, uint32_t *pAddress, uint32_t *pSrcBuffer, uint32_t BufferSize);
  122. HAL_StatusTypeDef HAL_SRAM_Read_DMA(SRAM_HandleTypeDef *hsram, uint32_t *pAddress, uint32_t *pDstBuffer, uint32_t BufferSize);
  123. HAL_StatusTypeDef HAL_SRAM_Write_DMA(SRAM_HandleTypeDef *hsram, uint32_t *pAddress, uint32_t *pSrcBuffer, uint32_t BufferSize);
  124. /**
  125. * @}
  126. */
  127. /** @addtogroup SRAM_Exported_Functions_Group3
  128. * @{
  129. */
  130. /* SRAM Control functions ******************************************************/
  131. HAL_StatusTypeDef HAL_SRAM_WriteOperation_Enable(SRAM_HandleTypeDef *hsram);
  132. HAL_StatusTypeDef HAL_SRAM_WriteOperation_Disable(SRAM_HandleTypeDef *hsram);
  133. /**
  134. * @}
  135. */
  136. /** @addtogroup SRAM_Exported_Functions_Group4
  137. * @{
  138. */
  139. /* SRAM State functions *********************************************************/
  140. HAL_SRAM_StateTypeDef HAL_SRAM_GetState(SRAM_HandleTypeDef *hsram);
  141. /**
  142. * @}
  143. */
  144. /**
  145. * @}
  146. */
  147. /**
  148. * @}
  149. */
  150. #endif /* STM32F101xE || STM32F103xE || STM32F101xG || STM32F103xG || STM32F100xE */
  151. /**
  152. * @}
  153. */
  154. #ifdef __cplusplus
  155. }
  156. #endif
  157. #endif /* __STM32F1xx_HAL_SRAM_H */
  158. /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/