gpio.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920
  1. /*
  2. * File : gpio.c
  3. * This file is part of RT-Thread RTOS
  4. * COPYRIGHT (C) 2017, RT-Thread Development Team
  5. *
  6. * The license and distribution terms for this file may be
  7. * found in the file LICENSE in this distribution or at
  8. * http://www.rt-thread.org/license/LICENSE
  9. *
  10. * Change Logs:
  11. * Date Author Notes
  12. * 2017-03-24 armink the first version
  13. */
  14. #include <rthw.h>
  15. #include <rtdevice.h>
  16. #include <board.h>
  17. #ifdef RT_USING_PIN
  18. #define STM32_PIN_NUMBERS 100 //[48, 64, 100, 144 ]
  19. #define __STM32_PIN(index, rcc, gpio, gpio_index) { 0, RCC_##rcc##Periph_GPIO##gpio, GPIO##gpio, GPIO_Pin_##gpio_index}
  20. #define __STM32_PIN_DEFAULT {-1, 0, 0, 0}
  21. #define ITEM_NUM(items) sizeof(items)/sizeof(items[0])
  22. /* STM32 GPIO driver */
  23. struct pin_index
  24. {
  25. int index;
  26. uint32_t rcc;
  27. GPIO_TypeDef *gpio;
  28. uint32_t pin;
  29. };
  30. /* STM32 GPIO irq information */
  31. struct pin_irq
  32. {
  33. /* EXTI port source gpiox, such as EXTI_PortSourceGPIOA */
  34. rt_uint8_t port_source;
  35. /* EXTI pin sources, such as EXTI_PinSource0 */
  36. rt_uint8_t pin_source;
  37. /* NVIC IRQ EXTI channel, such as EXTI0_IRQn */
  38. enum IRQn irq_exti_channel;
  39. /* EXTI line, such as EXTI_Line0 */
  40. rt_uint32_t exti_line;
  41. };
  42. static const struct pin_index pins[] =
  43. {
  44. #if (STM32_PIN_NUMBERS == 48)
  45. __STM32_PIN_DEFAULT,
  46. __STM32_PIN_DEFAULT,
  47. __STM32_PIN(2, AHB1, C, 13),
  48. __STM32_PIN(3, AHB1, C, 14),
  49. __STM32_PIN(4, AHB1, C, 15),
  50. __STM32_PIN_DEFAULT,
  51. __STM32_PIN_DEFAULT,
  52. __STM32_PIN_DEFAULT,
  53. __STM32_PIN_DEFAULT,
  54. __STM32_PIN_DEFAULT,
  55. __STM32_PIN(10, AHB1, A, 0),
  56. __STM32_PIN(11, AHB1, A, 1),
  57. __STM32_PIN(12, AHB1, A, 2),
  58. __STM32_PIN(13, AHB1, A, 3),
  59. __STM32_PIN(14, AHB1, A, 4),
  60. __STM32_PIN(15, AHB1, A, 5),
  61. __STM32_PIN(16, AHB1, A, 6),
  62. __STM32_PIN(17, AHB1, A, 7),
  63. __STM32_PIN(18, AHB1, B, 0),
  64. __STM32_PIN(19, AHB1, B, 1),
  65. __STM32_PIN(20, AHB1, B, 2),
  66. __STM32_PIN(21, AHB1, B, 10),
  67. __STM32_PIN(22, AHB1, B, 11),
  68. __STM32_PIN_DEFAULT,
  69. __STM32_PIN_DEFAULT,
  70. __STM32_PIN(25, AHB1, B, 12),
  71. __STM32_PIN(26, AHB1, B, 13),
  72. __STM32_PIN(27, AHB1, B, 14),
  73. __STM32_PIN(28, AHB1, B, 15),
  74. __STM32_PIN(29, AHB1, A, 8),
  75. __STM32_PIN(30, AHB1, A, 9),
  76. __STM32_PIN(31, AHB1, A, 10),
  77. __STM32_PIN(32, AHB1, A, 11),
  78. __STM32_PIN(33, AHB1, A, 12),
  79. __STM32_PIN(34, AHB1, A, 13),
  80. __STM32_PIN_DEFAULT,
  81. __STM32_PIN_DEFAULT,
  82. __STM32_PIN(37, AHB1, A, 14),
  83. __STM32_PIN(38, AHB1, A, 15),
  84. __STM32_PIN(39, AHB1, B, 3),
  85. __STM32_PIN(40, AHB1, B, 4),
  86. __STM32_PIN(41, AHB1, B, 5),
  87. __STM32_PIN(42, AHB1, B, 6),
  88. __STM32_PIN(43, AHB1, B, 7),
  89. __STM32_PIN_DEFAULT,
  90. __STM32_PIN(45, AHB1, B, 8),
  91. __STM32_PIN(46, AHB1, B, 9),
  92. __STM32_PIN_DEFAULT,
  93. __STM32_PIN_DEFAULT,
  94. #endif
  95. #if (STM32_PIN_NUMBERS == 64)
  96. __STM32_PIN_DEFAULT,
  97. __STM32_PIN_DEFAULT,
  98. __STM32_PIN(2, AHB1, C, 13),
  99. __STM32_PIN(3, AHB1, C, 14),
  100. __STM32_PIN(4, AHB1, C, 15),
  101. __STM32_PIN(5, AHB1, D, 0),
  102. __STM32_PIN(6, AHB1, D, 1),
  103. __STM32_PIN_DEFAULT,
  104. __STM32_PIN(8, AHB1, C, 0),
  105. __STM32_PIN(9, AHB1, C, 1),
  106. __STM32_PIN(10, AHB1, C, 2),
  107. __STM32_PIN(11, AHB1, C, 3),
  108. __STM32_PIN_DEFAULT,
  109. __STM32_PIN_DEFAULT,
  110. __STM32_PIN(14, AHB1, A, 0),
  111. __STM32_PIN(15, AHB1, A, 1),
  112. __STM32_PIN(16, AHB1, A, 2),
  113. __STM32_PIN(17, AHB1, A, 3),
  114. __STM32_PIN_DEFAULT,
  115. __STM32_PIN_DEFAULT,
  116. __STM32_PIN(20, AHB1, A, 4),
  117. __STM32_PIN(21, AHB1, A, 5),
  118. __STM32_PIN(22, AHB1, A, 6),
  119. __STM32_PIN(23, AHB1, A, 7),
  120. __STM32_PIN(24, AHB1, C, 4),
  121. __STM32_PIN(25, AHB1, C, 5),
  122. __STM32_PIN(26, AHB1, B, 0),
  123. __STM32_PIN(27, AHB1, B, 1),
  124. __STM32_PIN(28, AHB1, B, 2),
  125. __STM32_PIN(29, AHB1, B, 10),
  126. __STM32_PIN(30, AHB1, B, 11),
  127. __STM32_PIN_DEFAULT,
  128. __STM32_PIN_DEFAULT,
  129. __STM32_PIN(33, AHB1, B, 12),
  130. __STM32_PIN(34, AHB1, B, 13),
  131. __STM32_PIN(35, AHB1, B, 14),
  132. __STM32_PIN(36, AHB1, B, 15),
  133. __STM32_PIN(37, AHB1, C, 6),
  134. __STM32_PIN(38, AHB1, C, 7),
  135. __STM32_PIN(39, AHB1, C, 8),
  136. __STM32_PIN(40, AHB1, C, 9),
  137. __STM32_PIN(41, AHB1, A, 8),
  138. __STM32_PIN(42, AHB1, A, 9),
  139. __STM32_PIN(43, AHB1, A, 10),
  140. __STM32_PIN(44, AHB1, A, 11),
  141. __STM32_PIN(45, AHB1, A, 12),
  142. __STM32_PIN(46, AHB1, A, 13),
  143. __STM32_PIN_DEFAULT,
  144. __STM32_PIN_DEFAULT,
  145. __STM32_PIN(49, AHB1, A, 14),
  146. __STM32_PIN(50, AHB1, A, 15),
  147. __STM32_PIN(51, AHB1, C, 10),
  148. __STM32_PIN(52, AHB1, C, 11),
  149. __STM32_PIN(53, AHB1, C, 12),
  150. __STM32_PIN(54, AHB1, D, 2),
  151. __STM32_PIN(55, AHB1, B, 3),
  152. __STM32_PIN(56, AHB1, B, 4),
  153. __STM32_PIN(57, AHB1, B, 5),
  154. __STM32_PIN(58, AHB1, B, 6),
  155. __STM32_PIN(59, AHB1, B, 7),
  156. __STM32_PIN_DEFAULT,
  157. __STM32_PIN(61, AHB1, B, 8),
  158. __STM32_PIN(62, AHB1, B, 9),
  159. __STM32_PIN_DEFAULT,
  160. __STM32_PIN_DEFAULT,
  161. #endif
  162. #if (STM32_PIN_NUMBERS == 100)
  163. __STM32_PIN_DEFAULT,
  164. __STM32_PIN(1, AHB1, E, 2),
  165. __STM32_PIN(2, AHB1, E, 3),
  166. __STM32_PIN(3, AHB1, E, 4),
  167. __STM32_PIN(4, AHB1, E, 5),
  168. __STM32_PIN(5, AHB1, E, 6),
  169. __STM32_PIN_DEFAULT,
  170. __STM32_PIN(7, AHB1, C, 13),
  171. __STM32_PIN(8, AHB1, C, 14),
  172. __STM32_PIN(9, AHB1, C, 15),
  173. __STM32_PIN_DEFAULT,
  174. __STM32_PIN_DEFAULT,
  175. __STM32_PIN_DEFAULT,
  176. __STM32_PIN_DEFAULT,
  177. __STM32_PIN_DEFAULT,
  178. __STM32_PIN(15, AHB1, C, 0),
  179. __STM32_PIN(16, AHB1, C, 1),
  180. __STM32_PIN(17, AHB1, C, 2),
  181. __STM32_PIN(18, AHB1, C, 3),
  182. __STM32_PIN_DEFAULT,
  183. __STM32_PIN_DEFAULT,
  184. __STM32_PIN_DEFAULT,
  185. __STM32_PIN_DEFAULT,
  186. __STM32_PIN(23, AHB1, A, 0),
  187. __STM32_PIN(24, AHB1, A, 1),
  188. __STM32_PIN(25, AHB1, A, 2),
  189. __STM32_PIN(26, AHB1, A, 3),
  190. __STM32_PIN_DEFAULT,
  191. __STM32_PIN_DEFAULT,
  192. __STM32_PIN(29, AHB1, A, 4),
  193. __STM32_PIN(30, AHB1, A, 5),
  194. __STM32_PIN(31, AHB1, A, 6),
  195. __STM32_PIN(32, AHB1, A, 7),
  196. __STM32_PIN(33, AHB1, C, 4),
  197. __STM32_PIN(34, AHB1, C, 5),
  198. __STM32_PIN(35, AHB1, B, 0),
  199. __STM32_PIN(36, AHB1, B, 1),
  200. __STM32_PIN(37, AHB1, B, 2),
  201. __STM32_PIN(38, AHB1, E, 7),
  202. __STM32_PIN(39, AHB1, E, 8),
  203. __STM32_PIN(40, AHB1, E, 9),
  204. __STM32_PIN(41, AHB1, E, 10),
  205. __STM32_PIN(42, AHB1, E, 11),
  206. __STM32_PIN(43, AHB1, E, 12),
  207. __STM32_PIN(44, AHB1, E, 13),
  208. __STM32_PIN(45, AHB1, E, 14),
  209. __STM32_PIN(46, AHB1, E, 15),
  210. __STM32_PIN(47, AHB1, B, 10),
  211. __STM32_PIN(48, AHB1, B, 11),
  212. __STM32_PIN_DEFAULT,
  213. __STM32_PIN_DEFAULT,
  214. __STM32_PIN(51, AHB1, B, 12),
  215. __STM32_PIN(52, AHB1, B, 13),
  216. __STM32_PIN(53, AHB1, B, 14),
  217. __STM32_PIN(54, AHB1, B, 15),
  218. __STM32_PIN(55, AHB1, D, 8),
  219. __STM32_PIN(56, AHB1, D, 9),
  220. __STM32_PIN(57, AHB1, D, 10),
  221. __STM32_PIN(58, AHB1, D, 11),
  222. __STM32_PIN(59, AHB1, D, 12),
  223. __STM32_PIN(60, AHB1, D, 13),
  224. __STM32_PIN(61, AHB1, D, 14),
  225. __STM32_PIN(62, AHB1, D, 15),
  226. __STM32_PIN(63, AHB1, C, 6),
  227. __STM32_PIN(64, AHB1, C, 7),
  228. __STM32_PIN(65, AHB1, C, 8),
  229. __STM32_PIN(66, AHB1, C, 9),
  230. __STM32_PIN(67, AHB1, A, 8),
  231. __STM32_PIN(68, AHB1, A, 9),
  232. __STM32_PIN(69, AHB1, A, 10),
  233. __STM32_PIN(70, AHB1, A, 11),
  234. __STM32_PIN(71, AHB1, A, 12),
  235. __STM32_PIN(72, AHB1, A, 13),
  236. __STM32_PIN_DEFAULT,
  237. __STM32_PIN_DEFAULT,
  238. __STM32_PIN_DEFAULT,
  239. __STM32_PIN(76, AHB1, A, 14),
  240. __STM32_PIN(77, AHB1, A, 15),
  241. __STM32_PIN(78, AHB1, C, 10),
  242. __STM32_PIN(79, AHB1, C, 11),
  243. __STM32_PIN(80, AHB1, C, 12),
  244. __STM32_PIN(81, AHB1, D, 0),
  245. __STM32_PIN(82, AHB1, D, 1),
  246. __STM32_PIN(83, AHB1, D, 2),
  247. __STM32_PIN(84, AHB1, D, 3),
  248. __STM32_PIN(85, AHB1, D, 4),
  249. __STM32_PIN(86, AHB1, D, 5),
  250. __STM32_PIN(87, AHB1, D, 6),
  251. __STM32_PIN(88, AHB1, D, 7),
  252. __STM32_PIN(89, AHB1, B, 3),
  253. __STM32_PIN(90, AHB1, B, 4),
  254. __STM32_PIN(91, AHB1, B, 5),
  255. __STM32_PIN(92, AHB1, B, 6),
  256. __STM32_PIN(93, AHB1, B, 7),
  257. __STM32_PIN_DEFAULT,
  258. __STM32_PIN(95, AHB1, B, 8),
  259. __STM32_PIN(96, AHB1, B, 9),
  260. __STM32_PIN(97, AHB1, E, 0),
  261. __STM32_PIN(98, AHB1, E, 1),
  262. __STM32_PIN_DEFAULT,
  263. __STM32_PIN_DEFAULT,
  264. #endif
  265. #if (STM32_PIN_NUMBERS == 144)
  266. __STM32_PIN_DEFAULT,
  267. __STM32_PIN(1, AHB1, E, 2),
  268. __STM32_PIN(2, AHB1, E, 3),
  269. __STM32_PIN(3, AHB1, E, 4),
  270. __STM32_PIN(4, AHB1, E, 5),
  271. __STM32_PIN(5, AHB1, E, 6),
  272. __STM32_PIN_DEFAULT,
  273. __STM32_PIN(7, AHB1, C, 13),
  274. __STM32_PIN(8, AHB1, C, 14),
  275. __STM32_PIN(9, AHB1, C, 15),
  276. __STM32_PIN(10, AHB1, F, 0),
  277. __STM32_PIN(11, AHB1, F, 1),
  278. __STM32_PIN(12, AHB1, F, 2),
  279. __STM32_PIN(13, AHB1, F, 3),
  280. __STM32_PIN(14, AHB1, F, 4),
  281. __STM32_PIN(15, AHB1, F, 5),
  282. __STM32_PIN_DEFAULT,
  283. __STM32_PIN_DEFAULT,
  284. __STM32_PIN(18, AHB1, F, 6),
  285. __STM32_PIN(19, AHB1, F, 7),
  286. __STM32_PIN(20, AHB1, F, 8),
  287. __STM32_PIN(21, AHB1, F, 9),
  288. __STM32_PIN(22, AHB1, F, 10),
  289. __STM32_PIN_DEFAULT,
  290. __STM32_PIN_DEFAULT,
  291. __STM32_PIN_DEFAULT,
  292. __STM32_PIN(26, AHB1, C, 0),
  293. __STM32_PIN(27, AHB1, C, 1),
  294. __STM32_PIN(28, AHB1, C, 2),
  295. __STM32_PIN(29, AHB1, C, 3),
  296. __STM32_PIN_DEFAULT,
  297. __STM32_PIN_DEFAULT,
  298. __STM32_PIN_DEFAULT,
  299. __STM32_PIN_DEFAULT,
  300. __STM32_PIN(34, AHB1, A, 0),
  301. __STM32_PIN(35, AHB1, A, 1),
  302. __STM32_PIN(36, AHB1, A, 2),
  303. __STM32_PIN(37, AHB1, A, 3),
  304. __STM32_PIN_DEFAULT,
  305. __STM32_PIN_DEFAULT,
  306. __STM32_PIN(40, AHB1, A, 4),
  307. __STM32_PIN(41, AHB1, A, 5),
  308. __STM32_PIN(42, AHB1, A, 6),
  309. __STM32_PIN(43, AHB1, A, 7),
  310. __STM32_PIN(44, AHB1, C, 4),
  311. __STM32_PIN(45, AHB1, C, 5),
  312. __STM32_PIN(46, AHB1, B, 0),
  313. __STM32_PIN(47, AHB1, B, 1),
  314. __STM32_PIN(48, AHB1, B, 2),
  315. __STM32_PIN(49, AHB1, F, 11),
  316. __STM32_PIN(50, AHB1, F, 12),
  317. __STM32_PIN_DEFAULT,
  318. __STM32_PIN_DEFAULT,
  319. __STM32_PIN(53, AHB1, F, 13),
  320. __STM32_PIN(54, AHB1, F, 14),
  321. __STM32_PIN(55, AHB1, F, 15),
  322. __STM32_PIN(56, AHB1, G, 0),
  323. __STM32_PIN(57, AHB1, G, 1),
  324. __STM32_PIN(58, AHB1, E, 7),
  325. __STM32_PIN(59, AHB1, E, 8),
  326. __STM32_PIN(60, AHB1, E, 9),
  327. __STM32_PIN_DEFAULT,
  328. __STM32_PIN_DEFAULT,
  329. __STM32_PIN(63, AHB1, E, 10),
  330. __STM32_PIN(64, AHB1, E, 11),
  331. __STM32_PIN(65, AHB1, E, 12),
  332. __STM32_PIN(66, AHB1, E, 13),
  333. __STM32_PIN(67, AHB1, E, 14),
  334. __STM32_PIN(68, AHB1, E, 15),
  335. __STM32_PIN(69, AHB1, B, 10),
  336. __STM32_PIN(70, AHB1, B, 11),
  337. __STM32_PIN_DEFAULT,
  338. __STM32_PIN_DEFAULT,
  339. __STM32_PIN(73, AHB1, B, 12),
  340. __STM32_PIN(74, AHB1, B, 13),
  341. __STM32_PIN(75, AHB1, B, 14),
  342. __STM32_PIN(76, AHB1, B, 15),
  343. __STM32_PIN(77, AHB1, D, 8),
  344. __STM32_PIN(78, AHB1, D, 9),
  345. __STM32_PIN(79, AHB1, D, 10),
  346. __STM32_PIN(80, AHB1, D, 11),
  347. __STM32_PIN(81, AHB1, D, 12),
  348. __STM32_PIN(82, AHB1, D, 13),
  349. __STM32_PIN_DEFAULT,
  350. __STM32_PIN_DEFAULT,
  351. __STM32_PIN(85, AHB1, D, 14),
  352. __STM32_PIN(86, AHB1, D, 15),
  353. __STM32_PIN(87, AHB1, G, 2),
  354. __STM32_PIN(88, AHB1, G, 3),
  355. __STM32_PIN(89, AHB1, G, 4),
  356. __STM32_PIN(90, AHB1, G, 5),
  357. __STM32_PIN(91, AHB1, G, 6),
  358. __STM32_PIN(92, AHB1, G, 7),
  359. __STM32_PIN(93, AHB1, G, 8),
  360. __STM32_PIN_DEFAULT,
  361. __STM32_PIN_DEFAULT,
  362. __STM32_PIN(96, AHB1, C, 6),
  363. __STM32_PIN(97, AHB1, C, 7),
  364. __STM32_PIN(98, AHB1, C, 8),
  365. __STM32_PIN(99, AHB1, C, 9),
  366. __STM32_PIN(100, AHB1, A, 8),
  367. __STM32_PIN(101, AHB1, A, 9),
  368. __STM32_PIN(102, AHB1, A, 10),
  369. __STM32_PIN(103, AHB1, A, 11),
  370. __STM32_PIN(104, AHB1, A, 12),
  371. __STM32_PIN(105, AHB1, A, 13),
  372. __STM32_PIN_DEFAULT,
  373. __STM32_PIN_DEFAULT,
  374. __STM32_PIN_DEFAULT,
  375. __STM32_PIN(109, AHB1, A, 14),
  376. __STM32_PIN(110, AHB1, A, 15),
  377. __STM32_PIN(111, AHB1, C, 10),
  378. __STM32_PIN(112, AHB1, C, 11),
  379. __STM32_PIN(113, AHB1, C, 12),
  380. __STM32_PIN(114, AHB1, D, 0),
  381. __STM32_PIN(115, AHB1, D, 1),
  382. __STM32_PIN(116, AHB1, D, 2),
  383. __STM32_PIN(117, AHB1, D, 3),
  384. __STM32_PIN(118, AHB1, D, 4),
  385. __STM32_PIN(119, AHB1, D, 5),
  386. __STM32_PIN_DEFAULT,
  387. __STM32_PIN_DEFAULT,
  388. __STM32_PIN(122, AHB1, D, 6),
  389. __STM32_PIN(123, AHB1, D, 7),
  390. __STM32_PIN(124, AHB1, G, 9),
  391. __STM32_PIN(125, AHB1, G, 10),
  392. __STM32_PIN(126, AHB1, G, 11),
  393. __STM32_PIN(127, AHB1, G, 12),
  394. __STM32_PIN(128, AHB1, G, 13),
  395. __STM32_PIN(129, AHB1, G, 14),
  396. __STM32_PIN_DEFAULT,
  397. __STM32_PIN_DEFAULT,
  398. __STM32_PIN(132, AHB1, G, 15),
  399. __STM32_PIN(133, AHB1, B, 3),
  400. __STM32_PIN(134, AHB1, B, 4),
  401. __STM32_PIN(135, AHB1, B, 5),
  402. __STM32_PIN(136, AHB1, B, 6),
  403. __STM32_PIN(137, AHB1, B, 7),
  404. __STM32_PIN_DEFAULT,
  405. __STM32_PIN(139, AHB1, B, 8),
  406. __STM32_PIN(140, AHB1, B, 9),
  407. __STM32_PIN(141, AHB1, E, 0),
  408. __STM32_PIN(142, AHB1, E, 1),
  409. __STM32_PIN_DEFAULT,
  410. __STM32_PIN_DEFAULT,
  411. #endif
  412. };
  413. struct rt_pin_irq_hdr pin_irq_hdr_tab[] =
  414. {
  415. {-1, 0, RT_NULL, RT_NULL},
  416. {-1, 0, RT_NULL, RT_NULL},
  417. {-1, 0, RT_NULL, RT_NULL},
  418. {-1, 0, RT_NULL, RT_NULL},
  419. {-1, 0, RT_NULL, RT_NULL},
  420. {-1, 0, RT_NULL, RT_NULL},
  421. {-1, 0, RT_NULL, RT_NULL},
  422. {-1, 0, RT_NULL, RT_NULL},
  423. {-1, 0, RT_NULL, RT_NULL},
  424. {-1, 0, RT_NULL, RT_NULL},
  425. {-1, 0, RT_NULL, RT_NULL},
  426. {-1, 0, RT_NULL, RT_NULL},
  427. {-1, 0, RT_NULL, RT_NULL},
  428. {-1, 0, RT_NULL, RT_NULL},
  429. {-1, 0, RT_NULL, RT_NULL},
  430. {-1, 0, RT_NULL, RT_NULL},
  431. };
  432. const struct pin_index *get_pin(uint8_t pin)
  433. {
  434. const struct pin_index *index;
  435. if (pin < ITEM_NUM(pins))
  436. {
  437. index = &pins[pin];
  438. if (index->index == -1)
  439. index = RT_NULL;
  440. }
  441. else
  442. {
  443. index = RT_NULL;
  444. }
  445. return index;
  446. };
  447. void stm32_pin_write(rt_device_t dev, rt_base_t pin, rt_base_t value)
  448. {
  449. const struct pin_index *index;
  450. index = get_pin(pin);
  451. if (index == RT_NULL)
  452. {
  453. return;
  454. }
  455. if (value == PIN_LOW)
  456. {
  457. GPIO_ResetBits(index->gpio, index->pin);
  458. }
  459. else
  460. {
  461. GPIO_SetBits(index->gpio, index->pin);
  462. }
  463. }
  464. int stm32_pin_read(rt_device_t dev, rt_base_t pin)
  465. {
  466. int value;
  467. const struct pin_index *index;
  468. value = PIN_LOW;
  469. index = get_pin(pin);
  470. if (index == RT_NULL)
  471. {
  472. return value;
  473. }
  474. if (GPIO_ReadInputDataBit(index->gpio, index->pin) == Bit_RESET)
  475. {
  476. value = PIN_LOW;
  477. }
  478. else
  479. {
  480. value = PIN_HIGH;
  481. }
  482. return value;
  483. }
  484. void stm32_pin_mode(rt_device_t dev, rt_base_t pin, rt_base_t mode)
  485. {
  486. const struct pin_index *index;
  487. GPIO_InitTypeDef GPIO_InitStructure;
  488. index = get_pin(pin);
  489. if (index == RT_NULL)
  490. {
  491. return;
  492. }
  493. /* GPIO Periph clock enable */
  494. RCC_AHB1PeriphClockCmd(index->rcc, ENABLE);
  495. /* Configure GPIO_InitStructure */
  496. GPIO_InitStructure.GPIO_Pin = index->pin;
  497. GPIO_InitStructure.GPIO_Speed = GPIO_Speed_2MHz;
  498. GPIO_InitStructure.GPIO_PuPd = GPIO_PuPd_NOPULL;
  499. if (mode == PIN_MODE_OUTPUT)
  500. {
  501. /* output setting */
  502. GPIO_InitStructure.GPIO_Mode = GPIO_Mode_OUT;
  503. GPIO_InitStructure.GPIO_OType = GPIO_OType_PP;
  504. }
  505. else if (mode == PIN_MODE_INPUT)
  506. {
  507. /* input setting: not pull. */
  508. GPIO_InitStructure.GPIO_Mode = GPIO_Mode_IN;
  509. GPIO_InitStructure.GPIO_PuPd = GPIO_PuPd_NOPULL;
  510. }
  511. else if (mode == PIN_MODE_INPUT_PULLUP)
  512. {
  513. /* input setting: pull up. */
  514. GPIO_InitStructure.GPIO_Mode = GPIO_Mode_IN;
  515. GPIO_InitStructure.GPIO_PuPd = GPIO_PuPd_UP;
  516. }
  517. else if (mode == PIN_MODE_INPUT_PULLDOWN)
  518. {
  519. /* input setting: pull down. */
  520. GPIO_InitStructure.GPIO_Mode = GPIO_Mode_IN;
  521. GPIO_InitStructure.GPIO_PuPd = GPIO_PuPd_DOWN;
  522. }
  523. else if (mode == PIN_MODE_OUTPUT_OD)
  524. {
  525. /* output setting: open drain */
  526. GPIO_InitStructure.GPIO_Mode = GPIO_Mode_OUT;
  527. GPIO_InitStructure.GPIO_OType = GPIO_OType_OD;
  528. }
  529. else
  530. {
  531. /* error mode */
  532. RT_ASSERT(0);
  533. }
  534. GPIO_Init(index->gpio, &GPIO_InitStructure);
  535. }
  536. rt_inline rt_int32_t bit2bitno(rt_uint32_t bit)
  537. {
  538. int i;
  539. for (i = 0; i < 32; i++)
  540. {
  541. if ((1UL << i) == bit)
  542. {
  543. return i;
  544. }
  545. }
  546. return -1;
  547. }
  548. rt_inline rt_int32_t bitno2bit(rt_uint32_t bitno)
  549. {
  550. if (bitno <= 32)
  551. {
  552. return 1UL << bitno;
  553. }
  554. else
  555. {
  556. return 0;
  557. }
  558. }
  559. static const struct pin_irq *get_pin_irq(uint16_t pin)
  560. {
  561. static struct pin_irq irq;
  562. const struct pin_index *index;
  563. index = get_pin(pin);
  564. if (index == RT_NULL)
  565. {
  566. return RT_NULL;
  567. }
  568. irq.exti_line = index->pin;
  569. irq.pin_source = bit2bitno(index->pin);
  570. irq.port_source = ((uint32_t)index->gpio - GPIOA_BASE) / (GPIOB_BASE - GPIOA_BASE);
  571. switch (irq.pin_source)
  572. {
  573. case 0 : irq.irq_exti_channel = EXTI0_IRQn;break;
  574. case 1 : irq.irq_exti_channel = EXTI1_IRQn;break;
  575. case 2 : irq.irq_exti_channel = EXTI2_IRQn;break;
  576. case 3 : irq.irq_exti_channel = EXTI3_IRQn;break;
  577. case 4 : irq.irq_exti_channel = EXTI4_IRQn;break;
  578. case 5 :
  579. case 6 :
  580. case 7 :
  581. case 8 :
  582. case 9 : irq.irq_exti_channel = EXTI9_5_IRQn;break;
  583. case 10 :
  584. case 11 :
  585. case 12 :
  586. case 13 :
  587. case 14 :
  588. case 15 : irq.irq_exti_channel = EXTI15_10_IRQn;break;
  589. default : return RT_NULL;
  590. }
  591. return &irq;
  592. };
  593. rt_err_t stm32_pin_attach_irq(struct rt_device *device, rt_int32_t pin,
  594. rt_uint32_t mode, void (*hdr)(void *args), void *args)
  595. {
  596. const struct pin_index *index;
  597. rt_base_t level;
  598. rt_int32_t irqindex = -1;
  599. index = get_pin(pin);
  600. if (index == RT_NULL)
  601. {
  602. return -RT_ENOSYS;
  603. }
  604. irqindex = bit2bitno(index->pin);
  605. if (irqindex < 0 || irqindex >= ITEM_NUM(pin_irq_hdr_tab))
  606. {
  607. return -RT_ENOSYS;
  608. }
  609. level = rt_hw_interrupt_disable();
  610. if (pin_irq_hdr_tab[irqindex].pin == pin &&
  611. pin_irq_hdr_tab[irqindex].hdr == hdr &&
  612. pin_irq_hdr_tab[irqindex].mode == mode &&
  613. pin_irq_hdr_tab[irqindex].args == args
  614. )
  615. {
  616. rt_hw_interrupt_enable(level);
  617. return RT_EOK;
  618. }
  619. if (pin_irq_hdr_tab[irqindex].pin != -1)
  620. {
  621. rt_hw_interrupt_enable(level);
  622. return -RT_EBUSY;
  623. }
  624. pin_irq_hdr_tab[irqindex].pin = pin;
  625. //TODO PA1 will overwrite PB1's hdr, using rt_list ?
  626. pin_irq_hdr_tab[irqindex].hdr = hdr;
  627. pin_irq_hdr_tab[irqindex].mode = mode;
  628. pin_irq_hdr_tab[irqindex].args = args;
  629. rt_hw_interrupt_enable(level);
  630. return RT_EOK;
  631. }
  632. rt_err_t stm32_pin_dettach_irq(struct rt_device *device, rt_int32_t pin)
  633. {
  634. const struct pin_index *index;
  635. rt_base_t level;
  636. rt_int32_t irqindex = -1;
  637. index = get_pin(pin);
  638. if (index == RT_NULL)
  639. {
  640. return -RT_ENOSYS;
  641. }
  642. irqindex = bit2bitno(index->pin);
  643. if (irqindex < 0 || irqindex >= ITEM_NUM(pin_irq_hdr_tab))
  644. {
  645. return -RT_ENOSYS;
  646. }
  647. level = rt_hw_interrupt_disable();
  648. if (pin_irq_hdr_tab[irqindex].pin == -1)
  649. {
  650. rt_hw_interrupt_enable(level);
  651. return RT_EOK;
  652. }
  653. pin_irq_hdr_tab[irqindex].pin = -1;
  654. pin_irq_hdr_tab[irqindex].hdr = RT_NULL;
  655. pin_irq_hdr_tab[irqindex].mode = 0;
  656. pin_irq_hdr_tab[irqindex].args = RT_NULL;
  657. rt_hw_interrupt_enable(level);
  658. return RT_EOK;
  659. }
  660. rt_err_t stm32_pin_irq_enable(struct rt_device *device, rt_base_t pin, rt_uint32_t enabled)
  661. {
  662. const struct pin_index *index;
  663. const struct pin_irq *irq;
  664. rt_base_t level;
  665. rt_int32_t irqindex = -1;
  666. NVIC_InitTypeDef NVIC_InitStructure;
  667. EXTI_InitTypeDef EXTI_InitStructure;
  668. index = get_pin(pin);
  669. if (index == RT_NULL)
  670. {
  671. return -RT_ENOSYS;
  672. }
  673. if (enabled == PIN_IRQ_ENABLE)
  674. {
  675. irqindex = bit2bitno(index->pin);
  676. if (irqindex < 0 || irqindex >= ITEM_NUM(pin_irq_hdr_tab))
  677. {
  678. return -RT_ENOSYS;
  679. }
  680. level = rt_hw_interrupt_disable();
  681. if (pin_irq_hdr_tab[irqindex].pin == -1)
  682. {
  683. rt_hw_interrupt_enable(level);
  684. return -RT_ENOSYS;
  685. }
  686. irq = get_pin_irq(pin);
  687. if (irq == RT_NULL)
  688. {
  689. rt_hw_interrupt_enable(level);
  690. return -RT_ENOSYS;
  691. }
  692. /* select the input source pin for the EXTI line */
  693. SYSCFG_EXTILineConfig(irq->port_source, irq->pin_source);
  694. /* select the mode(interrupt, event) and configure the trigger selection */
  695. EXTI_InitStructure.EXTI_Line = irq->exti_line;
  696. EXTI_InitStructure.EXTI_Mode = EXTI_Mode_Interrupt;
  697. switch (pin_irq_hdr_tab[irqindex].mode)
  698. {
  699. case PIN_IRQ_MODE_RISING:
  700. EXTI_InitStructure.EXTI_Trigger = EXTI_Trigger_Rising;
  701. break;
  702. case PIN_IRQ_MODE_FALLING:
  703. EXTI_InitStructure.EXTI_Trigger = EXTI_Trigger_Falling;
  704. break;
  705. case PIN_IRQ_MODE_RISING_FALLING:
  706. EXTI_InitStructure.EXTI_Trigger = EXTI_Trigger_Rising_Falling;
  707. break;
  708. }
  709. EXTI_InitStructure.EXTI_LineCmd = ENABLE;
  710. EXTI_Init(&EXTI_InitStructure);
  711. /* configure NVIC IRQ channel mapped to the EXTI line */
  712. NVIC_InitStructure.NVIC_IRQChannel = irq->irq_exti_channel;
  713. NVIC_InitStructure.NVIC_IRQChannelPreemptionPriority = 2;
  714. NVIC_InitStructure.NVIC_IRQChannelSubPriority = 2;
  715. NVIC_InitStructure.NVIC_IRQChannelCmd = ENABLE;
  716. NVIC_Init(&NVIC_InitStructure);
  717. rt_hw_interrupt_enable(level);
  718. }
  719. else if (enabled == PIN_IRQ_DISABLE)
  720. {
  721. irq = get_pin_irq(index->pin);
  722. if (irq == RT_NULL)
  723. {
  724. return -RT_ENOSYS;
  725. }
  726. EXTI_InitStructure.EXTI_Line = irq->exti_line;
  727. EXTI_InitStructure.EXTI_Mode = EXTI_Mode_Interrupt;
  728. EXTI_InitStructure.EXTI_Trigger = EXTI_Trigger_Rising;
  729. EXTI_InitStructure.EXTI_LineCmd = DISABLE;
  730. EXTI_Init(&EXTI_InitStructure);
  731. }
  732. else
  733. {
  734. return -RT_ENOSYS;
  735. }
  736. return RT_EOK;
  737. }
  738. const static struct rt_pin_ops _stm32_pin_ops =
  739. {
  740. stm32_pin_mode,
  741. stm32_pin_write,
  742. stm32_pin_read,
  743. stm32_pin_attach_irq,
  744. stm32_pin_dettach_irq,
  745. stm32_pin_irq_enable,
  746. };
  747. int stm32_hw_pin_init(void)
  748. {
  749. int result;
  750. /* enable SYSCFG clock for EXTI */
  751. RCC_APB2PeriphClockCmd(RCC_APB2Periph_SYSCFG, ENABLE);
  752. result = rt_device_pin_register("pin", &_stm32_pin_ops, RT_NULL);
  753. return result;
  754. }
  755. INIT_BOARD_EXPORT(stm32_hw_pin_init);
  756. rt_inline void pin_irq_hdr(int irqno)
  757. {
  758. EXTI_ClearITPendingBit(bitno2bit(irqno));
  759. if (pin_irq_hdr_tab[irqno].hdr)
  760. {
  761. pin_irq_hdr_tab[irqno].hdr(pin_irq_hdr_tab[irqno].args);
  762. }
  763. }
  764. void EXTI0_IRQHandler(void)
  765. {
  766. /* enter interrupt */
  767. rt_interrupt_enter();
  768. pin_irq_hdr(0);
  769. /* leave interrupt */
  770. rt_interrupt_leave();
  771. }
  772. void EXTI1_IRQHandler(void)
  773. {
  774. /* enter interrupt */
  775. rt_interrupt_enter();
  776. pin_irq_hdr(1);
  777. /* leave interrupt */
  778. rt_interrupt_leave();
  779. }
  780. void EXTI2_IRQHandler(void)
  781. {
  782. /* enter interrupt */
  783. rt_interrupt_enter();
  784. pin_irq_hdr(2);
  785. /* leave interrupt */
  786. rt_interrupt_leave();
  787. }
  788. void EXTI3_IRQHandler(void)
  789. {
  790. /* enter interrupt */
  791. rt_interrupt_enter();
  792. pin_irq_hdr(3);
  793. /* leave interrupt */
  794. rt_interrupt_leave();
  795. }
  796. void EXTI4_IRQHandler(void)
  797. {
  798. /* enter interrupt */
  799. rt_interrupt_enter();
  800. pin_irq_hdr(4);
  801. /* leave interrupt */
  802. rt_interrupt_leave();
  803. }
  804. void EXTI9_5_IRQHandler(void)
  805. {
  806. /* enter interrupt */
  807. rt_interrupt_enter();
  808. if (EXTI_GetITStatus(EXTI_Line5) != RESET)
  809. {
  810. pin_irq_hdr(5);
  811. }
  812. if (EXTI_GetITStatus(EXTI_Line6) != RESET)
  813. {
  814. pin_irq_hdr(6);
  815. }
  816. if (EXTI_GetITStatus(EXTI_Line7) != RESET)
  817. {
  818. pin_irq_hdr(7);
  819. }
  820. if (EXTI_GetITStatus(EXTI_Line8) != RESET)
  821. {
  822. pin_irq_hdr(8);
  823. }
  824. if (EXTI_GetITStatus(EXTI_Line9) != RESET)
  825. {
  826. pin_irq_hdr(9);
  827. }
  828. /* leave interrupt */
  829. rt_interrupt_leave();
  830. }
  831. void EXTI15_10_IRQHandler(void)
  832. {
  833. /* enter interrupt */
  834. rt_interrupt_enter();
  835. if (EXTI_GetITStatus(EXTI_Line10) != RESET)
  836. {
  837. pin_irq_hdr(10);
  838. }
  839. if (EXTI_GetITStatus(EXTI_Line11) != RESET)
  840. {
  841. pin_irq_hdr(11);
  842. }
  843. if (EXTI_GetITStatus(EXTI_Line12) != RESET)
  844. {
  845. pin_irq_hdr(12);
  846. }
  847. if (EXTI_GetITStatus(EXTI_Line13) != RESET)
  848. {
  849. pin_irq_hdr(13);
  850. }
  851. if (EXTI_GetITStatus(EXTI_Line14) != RESET)
  852. {
  853. pin_irq_hdr(14);
  854. }
  855. if (EXTI_GetITStatus(EXTI_Line15) != RESET)
  856. {
  857. pin_irq_hdr(15);
  858. }
  859. /* leave interrupt */
  860. rt_interrupt_leave();
  861. }
  862. #endif