usart.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744
  1. /*
  2. * File : usart.c
  3. * This file is part of RT-Thread RTOS
  4. * COPYRIGHT (C) 2009, RT-Thread Development Team
  5. *
  6. * The license and distribution terms for this file may be
  7. * found in the file LICENSE in this distribution or at
  8. * http://www.rt-thread.org/license/LICENSE
  9. *
  10. * Change Logs:
  11. * Date Author Notes
  12. * 2009-01-05 Bernard the first version
  13. * 2010-03-29 Bernard remove interrupt Tx and DMA Rx mode
  14. * 2012-02-08 aozima update for F4.
  15. * 2012-07-28 aozima update for ART board.
  16. * 2016-05-28 armink add DMA Rx mode
  17. */
  18. #include "stm32f4xx.h"
  19. #include "usart.h"
  20. #include "board.h"
  21. #include <rtdevice.h>
  22. /* UART GPIO define. */
  23. #define UART1_GPIO_TX GPIO_Pin_6
  24. #define UART1_TX_PIN_SOURCE GPIO_PinSource6
  25. #define UART1_GPIO_RX GPIO_Pin_7
  26. #define UART1_RX_PIN_SOURCE GPIO_PinSource7
  27. #define UART1_GPIO GPIOB
  28. #define UART1_GPIO_RCC RCC_AHB1Periph_GPIOB
  29. #define RCC_APBPeriph_UART1 RCC_APB2Periph_USART1
  30. #define UART2_GPIO_TX GPIO_Pin_2
  31. #define UART2_TX_PIN_SOURCE GPIO_PinSource2
  32. #define UART2_GPIO_RX GPIO_Pin_3
  33. #define UART2_RX_PIN_SOURCE GPIO_PinSource3
  34. #define UART2_GPIO GPIOA
  35. #define UART2_GPIO_RCC RCC_AHB1Periph_GPIOA
  36. #define RCC_APBPeriph_UART2 RCC_APB1Periph_USART2
  37. #define UART3_GPIO_TX GPIO_Pin_8
  38. #define UART3_TX_PIN_SOURCE GPIO_PinSource8
  39. #define UART3_GPIO_RX GPIO_Pin_9
  40. #define UART3_RX_PIN_SOURCE GPIO_PinSource9
  41. #define UART3_GPIO GPIOD
  42. #define UART3_GPIO_RCC RCC_AHB1Periph_GPIOD
  43. #define RCC_APBPeriph_UART3 RCC_APB1Periph_USART3
  44. #define UART4_GPIO_TX GPIO_Pin_10
  45. #define UART4_TX_PIN_SOURCE GPIO_PinSource10
  46. #define UART4_GPIO_RX GPIO_Pin_11
  47. #define UART4_RX_PIN_SOURCE GPIO_PinSource11
  48. #define UART4_GPIO GPIOC
  49. #define UART4_GPIO_RCC RCC_AHB1Periph_GPIOC
  50. #define RCC_APBPeriph_UART4 RCC_APB1Periph_UART4
  51. #define UART5_GPIO_TX GPIO_Pin_12
  52. #define UART5_TX_PIN_SOURCE GPIO_PinSource12
  53. #define UART5_GPIO_RX GPIO_Pin_2
  54. #define UART5_RX_PIN_SOURCE GPIO_PinSource2
  55. #define UART5_TX GPIOC
  56. #define UART5_RX GPIOD
  57. #define UART5_GPIO_RCC_TX RCC_AHB1Periph_GPIOC
  58. #define UART5_GPIO_RCC_RX RCC_AHB1Periph_GPIOD
  59. #define RCC_APBPeriph_UART5 RCC_APB1Periph_UART5
  60. /* STM32 uart driver */
  61. struct stm32_uart
  62. {
  63. USART_TypeDef *uart_device;
  64. IRQn_Type irq;
  65. struct stm32_uart_dma
  66. {
  67. /* dma stream */
  68. DMA_Stream_TypeDef *rx_stream;
  69. /* dma channel */
  70. uint32_t rx_ch;
  71. /* dma flag */
  72. uint32_t rx_flag;
  73. /* dma irq channel */
  74. uint8_t rx_irq_ch;
  75. /* setting receive len */
  76. rt_size_t setting_recv_len;
  77. /* last receive index */
  78. rt_size_t last_recv_index;
  79. } dma;
  80. };
  81. static void DMA_Configuration(struct rt_serial_device *serial);
  82. static rt_err_t stm32_configure(struct rt_serial_device *serial, struct serial_configure *cfg)
  83. {
  84. struct stm32_uart* uart;
  85. USART_InitTypeDef USART_InitStructure;
  86. RT_ASSERT(serial != RT_NULL);
  87. RT_ASSERT(cfg != RT_NULL);
  88. uart = (struct stm32_uart *)serial->parent.user_data;
  89. USART_InitStructure.USART_BaudRate = cfg->baud_rate;
  90. if (cfg->data_bits == DATA_BITS_8){
  91. USART_InitStructure.USART_WordLength = USART_WordLength_8b;
  92. } else if (cfg->data_bits == DATA_BITS_9) {
  93. USART_InitStructure.USART_WordLength = USART_WordLength_9b;
  94. }
  95. if (cfg->stop_bits == STOP_BITS_1){
  96. USART_InitStructure.USART_StopBits = USART_StopBits_1;
  97. } else if (cfg->stop_bits == STOP_BITS_2){
  98. USART_InitStructure.USART_StopBits = USART_StopBits_2;
  99. }
  100. if (cfg->parity == PARITY_NONE){
  101. USART_InitStructure.USART_Parity = USART_Parity_No;
  102. } else if (cfg->parity == PARITY_ODD) {
  103. USART_InitStructure.USART_Parity = USART_Parity_Odd;
  104. } else if (cfg->parity == PARITY_EVEN) {
  105. USART_InitStructure.USART_Parity = USART_Parity_Even;
  106. }
  107. USART_InitStructure.USART_HardwareFlowControl = USART_HardwareFlowControl_None;
  108. USART_InitStructure.USART_Mode = USART_Mode_Rx | USART_Mode_Tx;
  109. USART_Init(uart->uart_device, &USART_InitStructure);
  110. /* Enable USART */
  111. USART_Cmd(uart->uart_device, ENABLE);
  112. return RT_EOK;
  113. }
  114. static rt_err_t stm32_control(struct rt_serial_device *serial, int cmd, void *arg)
  115. {
  116. struct stm32_uart* uart;
  117. rt_uint32_t ctrl_arg = (rt_uint32_t)(arg);
  118. RT_ASSERT(serial != RT_NULL);
  119. uart = (struct stm32_uart *)serial->parent.user_data;
  120. switch (cmd)
  121. {
  122. case RT_DEVICE_CTRL_CLR_INT:
  123. /* disable rx irq */
  124. UART_DISABLE_IRQ(uart->irq);
  125. /* disable interrupt */
  126. USART_ITConfig(uart->uart_device, USART_IT_RXNE, DISABLE);
  127. break;
  128. case RT_DEVICE_CTRL_SET_INT:
  129. /* enable rx irq */
  130. UART_ENABLE_IRQ(uart->irq);
  131. /* enable interrupt */
  132. USART_ITConfig(uart->uart_device, USART_IT_RXNE, ENABLE);
  133. break;
  134. /* USART config */
  135. case RT_DEVICE_CTRL_CONFIG :
  136. if (ctrl_arg == RT_DEVICE_FLAG_DMA_RX) {
  137. DMA_Configuration(serial);
  138. }
  139. }
  140. return RT_EOK;
  141. }
  142. static int stm32_putc(struct rt_serial_device *serial, char c)
  143. {
  144. struct stm32_uart *uart;
  145. RT_ASSERT(serial != RT_NULL);
  146. uart = (struct stm32_uart *)serial->parent.user_data;
  147. while (!(uart->uart_device->SR & USART_FLAG_TXE));
  148. uart->uart_device->DR = c;
  149. return 1;
  150. }
  151. static int stm32_getc(struct rt_serial_device *serial)
  152. {
  153. int ch;
  154. struct stm32_uart *uart;
  155. RT_ASSERT(serial != RT_NULL);
  156. uart = (struct stm32_uart *)serial->parent.user_data;
  157. ch = -1;
  158. if (uart->uart_device->SR & USART_FLAG_RXNE)
  159. {
  160. ch = uart->uart_device->DR & 0xff;
  161. }
  162. return ch;
  163. }
  164. /**
  165. * DMA initialize by DMA_InitStruct structure
  166. *
  167. * @param serial serial device
  168. * @param setting_recv_len setting receive length
  169. * @param mem_base_addr memory 0 base address for DMA stream
  170. */
  171. static void dma_uart_config(struct rt_serial_device *serial, uint32_t setting_recv_len,
  172. void *mem_base_addr)
  173. {
  174. struct stm32_uart *uart = (struct stm32_uart *) serial->parent.user_data;
  175. DMA_InitTypeDef DMA_InitStructure;
  176. /* rx dma config */
  177. uart->dma.setting_recv_len = setting_recv_len;
  178. DMA_DeInit(uart->dma.rx_stream);
  179. while (DMA_GetCmdStatus(uart->dma.rx_stream) != DISABLE);
  180. DMA_InitStructure.DMA_Channel = uart->dma.rx_ch;
  181. DMA_InitStructure.DMA_PeripheralBaseAddr = (uint32_t) &(uart->uart_device->DR);
  182. DMA_InitStructure.DMA_Memory0BaseAddr = (uint32_t)mem_base_addr;
  183. DMA_InitStructure.DMA_DIR = DMA_DIR_PeripheralToMemory;
  184. DMA_InitStructure.DMA_BufferSize = uart->dma.setting_recv_len;
  185. DMA_InitStructure.DMA_PeripheralInc = DMA_PeripheralInc_Disable;
  186. DMA_InitStructure.DMA_MemoryInc = DMA_MemoryInc_Enable;
  187. DMA_InitStructure.DMA_PeripheralDataSize = DMA_PeripheralDataSize_Byte;
  188. DMA_InitStructure.DMA_MemoryDataSize = DMA_PeripheralDataSize_Byte;
  189. DMA_InitStructure.DMA_Mode = DMA_Mode_Circular;
  190. DMA_InitStructure.DMA_Priority = DMA_Priority_High;
  191. DMA_InitStructure.DMA_FIFOMode = DMA_FIFOMode_Disable;
  192. DMA_InitStructure.DMA_FIFOThreshold = DMA_FIFOThreshold_Full;
  193. DMA_InitStructure.DMA_MemoryBurst = DMA_MemoryBurst_Single;
  194. DMA_InitStructure.DMA_PeripheralBurst = DMA_PeripheralBurst_Single;
  195. DMA_Init(uart->dma.rx_stream, &DMA_InitStructure);
  196. }
  197. /**
  198. * Serial port receive idle process. This need add to uart idle ISR.
  199. *
  200. * @param serial serial device
  201. */
  202. static void dma_uart_rx_idle_isr(struct rt_serial_device *serial) {
  203. struct stm32_uart *uart = (struct stm32_uart *) serial->parent.user_data;
  204. rt_size_t recv_total_index, recv_len;
  205. rt_base_t level;
  206. /* disable interrupt */
  207. level = rt_hw_interrupt_disable();
  208. recv_total_index = uart->dma.setting_recv_len - DMA_GetCurrDataCounter(uart->dma.rx_stream);
  209. recv_len = recv_total_index - uart->dma.last_recv_index;
  210. uart->dma.last_recv_index = recv_total_index;
  211. /* enable interrupt */
  212. rt_hw_interrupt_enable(level);
  213. if (recv_len) rt_hw_serial_isr(serial, RT_SERIAL_EVENT_RX_DMADONE | (recv_len << 8));
  214. /* read a data for clear receive idle interrupt flag */
  215. USART_ReceiveData(uart->uart_device);
  216. }
  217. /**
  218. * DMA receive done process. This need add to DMA receive done ISR.
  219. *
  220. * @param serial serial device
  221. */
  222. static void dma_rx_done_isr(struct rt_serial_device *serial)
  223. {
  224. struct stm32_uart *uart = (struct stm32_uart *) serial->parent.user_data;
  225. rt_size_t recv_len;
  226. rt_base_t level;
  227. if (DMA_GetFlagStatus(uart->dma.rx_stream, uart->dma.rx_flag) != RESET)
  228. {
  229. /* disable interrupt */
  230. level = rt_hw_interrupt_disable();
  231. recv_len = uart->dma.setting_recv_len - uart->dma.last_recv_index;
  232. /* reset last recv index */
  233. uart->dma.last_recv_index = 0;
  234. /* enable interrupt */
  235. rt_hw_interrupt_enable(level);
  236. if (recv_len) rt_hw_serial_isr(serial, RT_SERIAL_EVENT_RX_DMADONE | (recv_len << 8));
  237. /* start receive data */
  238. DMA_ClearFlag(uart->dma.rx_stream, uart->dma.rx_flag);
  239. }
  240. }
  241. /**
  242. * Uart common interrupt process. This need add to uart ISR.
  243. *
  244. * @param serial serial device
  245. */
  246. static void uart_isr(struct rt_serial_device *serial)
  247. {
  248. struct stm32_uart *uart = (struct stm32_uart *) serial->parent.user_data;
  249. RT_ASSERT(uart != RT_NULL);
  250. if(USART_GetITStatus(uart->uart_device, USART_IT_RXNE) != RESET)
  251. {
  252. rt_hw_serial_isr(serial, RT_SERIAL_EVENT_RX_IND);
  253. /* clear interrupt */
  254. USART_ClearITPendingBit(uart->uart_device, USART_IT_RXNE);
  255. }
  256. if(USART_GetITStatus(uart->uart_device, USART_IT_IDLE) != RESET)
  257. {
  258. dma_uart_rx_idle_isr(serial);
  259. }
  260. if (USART_GetITStatus(uart->uart_device, USART_IT_TC) != RESET)
  261. {
  262. /* clear interrupt */
  263. USART_ClearITPendingBit(uart->uart_device, USART_IT_TC);
  264. }
  265. if (USART_GetFlagStatus(uart->uart_device, USART_FLAG_ORE) == SET)
  266. {
  267. stm32_getc(serial);
  268. }
  269. }
  270. static const struct rt_uart_ops stm32_uart_ops =
  271. {
  272. stm32_configure,
  273. stm32_control,
  274. stm32_putc,
  275. stm32_getc,
  276. };
  277. #if defined(RT_USING_UART1)
  278. /* UART1 device driver structure */
  279. struct stm32_uart uart1 =
  280. {
  281. USART1,
  282. USART1_IRQn,
  283. {
  284. DMA2_Stream5,
  285. DMA_Channel_4,
  286. DMA_FLAG_TCIF5,
  287. DMA2_Stream5_IRQn,
  288. 0,
  289. },
  290. };
  291. struct rt_serial_device serial1;
  292. void USART1_IRQHandler(void)
  293. {
  294. /* enter interrupt */
  295. rt_interrupt_enter();
  296. uart_isr(&serial1);
  297. /* leave interrupt */
  298. rt_interrupt_leave();
  299. }
  300. void DMA2_Stream5_IRQHandler(void) {
  301. /* enter interrupt */
  302. rt_interrupt_enter();
  303. dma_rx_done_isr(&serial1);
  304. /* leave interrupt */
  305. rt_interrupt_leave();
  306. }
  307. #endif /* RT_USING_UART1 */
  308. #if defined(RT_USING_UART2)
  309. /* UART2 device driver structure */
  310. struct stm32_uart uart2 =
  311. {
  312. USART2,
  313. USART2_IRQn,
  314. {
  315. DMA1_Stream5,
  316. DMA_Channel_4,
  317. DMA_FLAG_TCIF5,
  318. DMA1_Stream5_IRQn,
  319. 0,
  320. 0,
  321. },
  322. };
  323. struct rt_serial_device serial2;
  324. void USART2_IRQHandler(void)
  325. {
  326. /* enter interrupt */
  327. rt_interrupt_enter();
  328. uart_isr(&serial2);
  329. /* leave interrupt */
  330. rt_interrupt_leave();
  331. }
  332. void DMA1_Stream5_IRQHandler(void) {
  333. /* enter interrupt */
  334. rt_interrupt_enter();
  335. dma_rx_done_isr(&serial2);
  336. /* leave interrupt */
  337. rt_interrupt_leave();
  338. }
  339. #endif /* RT_USING_UART2 */
  340. #if defined(RT_USING_UART3)
  341. /* UART3 device driver structure */
  342. struct stm32_uart uart3 =
  343. {
  344. USART3,
  345. USART3_IRQn,
  346. {
  347. DMA1_Stream1,
  348. DMA_Channel_4,
  349. DMA_FLAG_TCIF1,
  350. DMA1_Stream1_IRQn,
  351. 0,
  352. 0,
  353. },
  354. };
  355. struct rt_serial_device serial3;
  356. void USART3_IRQHandler(void)
  357. {
  358. /* enter interrupt */
  359. rt_interrupt_enter();
  360. uart_isr(&serial3);
  361. /* leave interrupt */
  362. rt_interrupt_leave();
  363. }
  364. void DMA1_Stream1_IRQHandler(void) {
  365. /* enter interrupt */
  366. rt_interrupt_enter();
  367. dma_rx_done_isr(&serial3);
  368. /* leave interrupt */
  369. rt_interrupt_leave();
  370. }
  371. #endif /* RT_USING_UART3 */
  372. #if defined(RT_USING_UART4)
  373. /* UART4 device driver structure */
  374. struct stm32_uart uart4 =
  375. {
  376. UART4,
  377. UART4_IRQn,
  378. {
  379. DMA1_Stream2,
  380. DMA_Channel_4,
  381. DMA_FLAG_TCIF2,
  382. DMA1_Stream2_IRQn,
  383. 0,
  384. 0,
  385. },
  386. };
  387. struct rt_serial_device serial4;
  388. void UART4_IRQHandler(void)
  389. {
  390. /* enter interrupt */
  391. rt_interrupt_enter();
  392. uart_isr(&serial4);
  393. /* leave interrupt */
  394. rt_interrupt_leave();
  395. }
  396. void DMA1_Stream2_IRQHandler(void) {
  397. /* enter interrupt */
  398. rt_interrupt_enter();
  399. dma_rx_done_isr(&serial4);
  400. /* leave interrupt */
  401. rt_interrupt_leave();
  402. }
  403. #endif /* RT_USING_UART4 */
  404. #if defined(RT_USING_UART5)
  405. /* UART5 device driver structure */
  406. struct stm32_uart uart5 =
  407. {
  408. UART5,
  409. UART5_IRQn,
  410. {
  411. DMA1_Stream0,
  412. DMA_Channel_4,
  413. DMA_FLAG_TCIF0,
  414. DMA1_Stream0_IRQn,
  415. 0,
  416. 0,
  417. },
  418. };
  419. struct rt_serial_device serial5;
  420. void UART5_IRQHandler(void)
  421. {
  422. /* enter interrupt */
  423. rt_interrupt_enter();
  424. uart_isr(&serial5);
  425. /* leave interrupt */
  426. rt_interrupt_leave();
  427. }
  428. void DMA1_Stream0_IRQHandler(void) {
  429. /* enter interrupt */
  430. rt_interrupt_enter();
  431. dma_rx_done_isr(&serial5);
  432. /* leave interrupt */
  433. rt_interrupt_leave();
  434. }
  435. #endif /* RT_USING_UART5 */
  436. static void RCC_Configuration(void)
  437. {
  438. #ifdef RT_USING_UART1
  439. /* Enable UART1 GPIO clocks */
  440. RCC_AHB1PeriphClockCmd(UART1_GPIO_RCC, ENABLE);
  441. /* Enable UART1 clock */
  442. RCC_APB2PeriphClockCmd(RCC_APBPeriph_UART1, ENABLE);
  443. #endif /* RT_USING_UART1 */
  444. #ifdef RT_USING_UART2
  445. /* Enable UART2 GPIO clocks */
  446. RCC_AHB1PeriphClockCmd(UART2_GPIO_RCC, ENABLE);
  447. /* Enable UART2 clock */
  448. RCC_APB1PeriphClockCmd(RCC_APBPeriph_UART2, ENABLE);
  449. #endif /* RT_USING_UART1 */
  450. #ifdef RT_USING_UART3
  451. /* Enable UART3 GPIO clocks */
  452. RCC_AHB1PeriphClockCmd(UART3_GPIO_RCC, ENABLE);
  453. /* Enable UART3 clock */
  454. RCC_APB1PeriphClockCmd(RCC_APBPeriph_UART3, ENABLE);
  455. #endif /* RT_USING_UART3 */
  456. #ifdef RT_USING_UART4
  457. /* Enable UART4 GPIO clocks */
  458. RCC_AHB1PeriphClockCmd(UART4_GPIO_RCC, ENABLE);
  459. /* Enable UART4 clock */
  460. RCC_APB1PeriphClockCmd(RCC_APBPeriph_UART4, ENABLE);
  461. #endif /* RT_USING_UART4 */
  462. #ifdef RT_USING_UART5
  463. /* Enable UART5 GPIO clocks */
  464. RCC_AHB1PeriphClockCmd(UART5_GPIO_RCC_TX | UART5_GPIO_RCC_RX, ENABLE);
  465. /* Enable UART5 clock */
  466. RCC_APB1PeriphClockCmd(RCC_APBPeriph_UART5, ENABLE);
  467. #endif /* RT_USING_UART5 */
  468. }
  469. static void GPIO_Configuration(void)
  470. {
  471. GPIO_InitTypeDef GPIO_InitStructure;
  472. GPIO_InitStructure.GPIO_Mode = GPIO_Mode_AF;
  473. GPIO_InitStructure.GPIO_OType = GPIO_OType_PP;
  474. GPIO_InitStructure.GPIO_PuPd = GPIO_PuPd_UP;
  475. GPIO_InitStructure.GPIO_Speed = GPIO_Speed_2MHz;
  476. #ifdef RT_USING_UART1
  477. /* Configure USART1 Rx/tx PIN */
  478. GPIO_InitStructure.GPIO_Pin = UART1_GPIO_RX | UART1_GPIO_TX;
  479. /* Connect alternate function */
  480. GPIO_PinAFConfig(UART1_GPIO, UART1_TX_PIN_SOURCE, GPIO_AF_USART1);
  481. GPIO_PinAFConfig(UART1_GPIO, UART1_RX_PIN_SOURCE, GPIO_AF_USART1);
  482. GPIO_Init(UART1_GPIO, &GPIO_InitStructure);
  483. #endif /* RT_USING_UART1 */
  484. #ifdef RT_USING_UART2
  485. /* Configure USART2 Rx/tx PIN */
  486. GPIO_InitStructure.GPIO_Pin = UART2_GPIO_RX | UART2_GPIO_TX;
  487. /* Connect alternate function */
  488. GPIO_PinAFConfig(UART2_GPIO, UART2_TX_PIN_SOURCE, GPIO_AF_USART2);
  489. GPIO_PinAFConfig(UART2_GPIO, UART2_RX_PIN_SOURCE, GPIO_AF_USART2);
  490. GPIO_Init(UART2_GPIO, &GPIO_InitStructure);
  491. #endif /* RT_USING_UART2 */
  492. #ifdef RT_USING_UART3
  493. /* Configure USART3 Rx/tx PIN */
  494. GPIO_InitStructure.GPIO_Pin = UART3_GPIO_TX | UART3_GPIO_RX;
  495. /* Connect alternate function */
  496. GPIO_PinAFConfig(UART3_GPIO, UART3_TX_PIN_SOURCE, GPIO_AF_USART3);
  497. GPIO_PinAFConfig(UART3_GPIO, UART3_RX_PIN_SOURCE, GPIO_AF_USART3);
  498. GPIO_Init(UART3_GPIO, &GPIO_InitStructure);
  499. #endif /* RT_USING_UART3 */
  500. #ifdef RT_USING_UART4
  501. /* Configure USART4 Rx/tx PIN */
  502. GPIO_InitStructure.GPIO_Pin = UART4_GPIO_TX | UART4_GPIO_RX;
  503. /* Connect alternate function */
  504. GPIO_PinAFConfig(UART4_GPIO, UART4_TX_PIN_SOURCE, GPIO_AF_UART4);
  505. GPIO_PinAFConfig(UART4_GPIO, UART4_RX_PIN_SOURCE, GPIO_AF_UART4);
  506. GPIO_Init(UART4_GPIO, &GPIO_InitStructure);
  507. #endif /* RT_USING_UART4 */
  508. #ifdef RT_USING_UART5
  509. /* Configure USART5 Rx/tx PIN */
  510. GPIO_InitStructure.GPIO_Pin = UART5_GPIO_TX;
  511. /* Connect alternate function */
  512. GPIO_PinAFConfig(UART5_TX, UART5_TX_PIN_SOURCE, GPIO_AF_UART5);
  513. GPIO_Init(UART5_TX, &GPIO_InitStructure);
  514. GPIO_InitStructure.GPIO_Pin = UART5_GPIO_RX;
  515. GPIO_PinAFConfig(UART5_RX, UART5_RX_PIN_SOURCE, GPIO_AF_UART5);
  516. GPIO_Init(UART5_RX, &GPIO_InitStructure);
  517. #endif /* RT_USING_UART5 */
  518. }
  519. static void NVIC_Configuration(struct stm32_uart *uart)
  520. {
  521. NVIC_InitTypeDef NVIC_InitStructure;
  522. /* Enable the USART1 Interrupt */
  523. NVIC_InitStructure.NVIC_IRQChannel = uart->irq;
  524. NVIC_InitStructure.NVIC_IRQChannelPreemptionPriority = 0;
  525. NVIC_InitStructure.NVIC_IRQChannelSubPriority = 1;
  526. NVIC_InitStructure.NVIC_IRQChannelCmd = ENABLE;
  527. NVIC_Init(&NVIC_InitStructure);
  528. }
  529. static void DMA_Configuration(struct rt_serial_device *serial) {
  530. struct stm32_uart *uart = (struct stm32_uart *) serial->parent.user_data;
  531. struct rt_serial_rx_fifo *rx_fifo = (struct rt_serial_rx_fifo *)serial->serial_rx;
  532. NVIC_InitTypeDef NVIC_InitStructure;
  533. /* enable transmit idle interrupt */
  534. USART_ITConfig(uart->uart_device, USART_IT_IDLE , ENABLE);
  535. /* DMA clock enable */
  536. RCC_AHB1PeriphClockCmd(RCC_AHB1Periph_DMA1, ENABLE);
  537. RCC_AHB1PeriphClockCmd(RCC_AHB1Periph_DMA2, ENABLE);
  538. /* rx dma config */
  539. dma_uart_config(serial, serial->config.bufsz, rx_fifo->buffer);
  540. DMA_ClearFlag(uart->dma.rx_stream, uart->dma.rx_flag);
  541. DMA_ITConfig(uart->dma.rx_stream, DMA_IT_TC, ENABLE);
  542. USART_DMACmd(uart->uart_device, USART_DMAReq_Rx, ENABLE);
  543. DMA_Cmd(uart->dma.rx_stream, ENABLE);
  544. /* rx dma interrupt config */
  545. NVIC_InitStructure.NVIC_IRQChannel = uart->dma.rx_irq_ch;
  546. NVIC_InitStructure.NVIC_IRQChannelPreemptionPriority = 0;
  547. NVIC_InitStructure.NVIC_IRQChannelSubPriority = 0;
  548. NVIC_InitStructure.NVIC_IRQChannelCmd = ENABLE;
  549. NVIC_Init(&NVIC_InitStructure);
  550. }
  551. int stm32_hw_usart_init(void)
  552. {
  553. struct stm32_uart *uart;
  554. struct serial_configure config = RT_SERIAL_CONFIG_DEFAULT;
  555. RCC_Configuration();
  556. GPIO_Configuration();
  557. #ifdef RT_USING_UART1
  558. uart = &uart1;
  559. serial1.ops = &stm32_uart_ops;
  560. serial1.config = config;
  561. NVIC_Configuration(&uart1);
  562. /* register UART1 device */
  563. rt_hw_serial_register(&serial1,
  564. "uart1",
  565. RT_DEVICE_FLAG_RDWR | RT_DEVICE_FLAG_INT_RX | RT_DEVICE_FLAG_DMA_RX,
  566. uart);
  567. #endif /* RT_USING_UART1 */
  568. #ifdef RT_USING_UART2
  569. uart = &uart2;
  570. serial2.ops = &stm32_uart_ops;
  571. serial2.config = config;
  572. NVIC_Configuration(&uart2);
  573. /* register UART1 device */
  574. rt_hw_serial_register(&serial2,
  575. "uart2",
  576. RT_DEVICE_FLAG_RDWR | RT_DEVICE_FLAG_INT_RX | RT_DEVICE_FLAG_DMA_RX,
  577. uart);
  578. #endif /* RT_USING_UART2 */
  579. #ifdef RT_USING_UART3
  580. uart = &uart3;
  581. serial3.ops = &stm32_uart_ops;
  582. serial3.config = config;
  583. NVIC_Configuration(&uart3);
  584. /* register UART3 device */
  585. rt_hw_serial_register(&serial3,
  586. "uart3",
  587. RT_DEVICE_FLAG_RDWR | RT_DEVICE_FLAG_INT_RX | RT_DEVICE_FLAG_DMA_RX,
  588. uart);
  589. #endif /* RT_USING_UART3 */
  590. #ifdef RT_USING_UART4
  591. uart = &uart4;
  592. serial4.ops = &stm32_uart_ops;
  593. serial4.config = config;
  594. NVIC_Configuration(&uart4);
  595. /* register UART4 device */
  596. rt_hw_serial_register(&serial4,
  597. "uart4",
  598. RT_DEVICE_FLAG_RDWR | RT_DEVICE_FLAG_INT_RX | RT_DEVICE_FLAG_DMA_RX,
  599. uart);
  600. #endif /* RT_USING_UART4 */
  601. #ifdef RT_USING_UART5
  602. uart = &uart5;
  603. serial5.ops = &stm32_uart_ops;
  604. serial5.config = config;
  605. NVIC_Configuration(&uart5);
  606. /* register UART5 device */
  607. rt_hw_serial_register(&serial5,
  608. "uart5",
  609. RT_DEVICE_FLAG_RDWR | RT_DEVICE_FLAG_INT_RX | RT_DEVICE_FLAG_DMA_RX,
  610. uart);
  611. #endif /* RT_USING_UART5 */
  612. return 0;
  613. }
  614. INIT_BOARD_EXPORT(stm32_hw_usart_init);