stm32f4xx_ll_usb.c 49 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709
  1. /**
  2. ******************************************************************************
  3. * @file stm32f4xx_ll_usb.c
  4. * @author MCD Application Team
  5. * @version V1.4.3
  6. * @date 11-December-2015
  7. * @brief USB Low Layer HAL module driver.
  8. *
  9. * This file provides firmware functions to manage the following
  10. * functionalities of the USB Peripheral Controller:
  11. * + Initialization/de-initialization functions
  12. * + I/O operation functions
  13. * + Peripheral Control functions
  14. * + Peripheral State functions
  15. *
  16. @verbatim
  17. ==============================================================================
  18. ##### How to use this driver #####
  19. ==============================================================================
  20. [..]
  21. (#) Fill parameters of Init structure in USB_OTG_CfgTypeDef structure.
  22. (#) Call USB_CoreInit() API to initialize the USB Core peripheral.
  23. (#) The upper HAL HCD/PCD driver will call the right routines for its internal processes.
  24. @endverbatim
  25. ******************************************************************************
  26. * @attention
  27. *
  28. * <h2><center>&copy; COPYRIGHT(c) 2015 STMicroelectronics</center></h2>
  29. *
  30. * Redistribution and use in source and binary forms, with or without modification,
  31. * are permitted provided that the following conditions are met:
  32. * 1. Redistributions of source code must retain the above copyright notice,
  33. * this list of conditions and the following disclaimer.
  34. * 2. Redistributions in binary form must reproduce the above copyright notice,
  35. * this list of conditions and the following disclaimer in the documentation
  36. * and/or other materials provided with the distribution.
  37. * 3. Neither the name of STMicroelectronics nor the names of its contributors
  38. * may be used to endorse or promote products derived from this software
  39. * without specific prior written permission.
  40. *
  41. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
  42. * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
  43. * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
  44. * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
  45. * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
  46. * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
  47. * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
  48. * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
  49. * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
  50. * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  51. *
  52. ******************************************************************************
  53. */
  54. /* Includes ------------------------------------------------------------------*/
  55. #include "stm32f4xx_hal.h"
  56. /** @addtogroup STM32F4xx_LL_USB_DRIVER
  57. * @{
  58. */
  59. #if defined(HAL_PCD_MODULE_ENABLED) || defined(HAL_HCD_MODULE_ENABLED)
  60. #if defined(STM32F405xx) || defined(STM32F415xx) || defined(STM32F407xx) || defined(STM32F417xx) || \
  61. defined(STM32F427xx) || defined(STM32F437xx) || defined(STM32F429xx) || defined(STM32F439xx) || \
  62. defined(STM32F401xC) || defined(STM32F401xE) || defined(STM32F411xE) || defined(STM32F446xx) || \
  63. defined(STM32F469xx) || defined(STM32F479xx)
  64. /* Private typedef -----------------------------------------------------------*/
  65. /* Private define ------------------------------------------------------------*/
  66. /* Private macro -------------------------------------------------------------*/
  67. /* Private variables ---------------------------------------------------------*/
  68. /* Private function prototypes -----------------------------------------------*/
  69. /* Private functions ---------------------------------------------------------*/
  70. static HAL_StatusTypeDef USB_CoreReset(USB_OTG_GlobalTypeDef *USBx);
  71. /* Exported functions --------------------------------------------------------*/
  72. /** @defgroup LL_USB_Exported_Functions USB Low Layer Exported Functions
  73. * @{
  74. */
  75. /** @defgroup LL_USB_Group1 Initialization/de-initialization functions
  76. * @brief Initialization and Configuration functions
  77. *
  78. @verbatim
  79. ===============================================================================
  80. ##### Initialization/de-initialization functions #####
  81. ===============================================================================
  82. [..] This section provides functions allowing to:
  83. @endverbatim
  84. * @{
  85. */
  86. /**
  87. * @brief Initializes the USB Core
  88. * @param USBx: USB Instance
  89. * @param cfg : pointer to a USB_OTG_CfgTypeDef structure that contains
  90. * the configuration information for the specified USBx peripheral.
  91. * @retval HAL status
  92. */
  93. HAL_StatusTypeDef USB_CoreInit(USB_OTG_GlobalTypeDef *USBx, USB_OTG_CfgTypeDef cfg)
  94. {
  95. if (cfg.phy_itface == USB_OTG_ULPI_PHY)
  96. {
  97. USBx->GCCFG &= ~(USB_OTG_GCCFG_PWRDWN);
  98. /* Init The ULPI Interface */
  99. USBx->GUSBCFG &= ~(USB_OTG_GUSBCFG_TSDPS | USB_OTG_GUSBCFG_ULPIFSLS | USB_OTG_GUSBCFG_PHYSEL);
  100. /* Select vbus source */
  101. USBx->GUSBCFG &= ~(USB_OTG_GUSBCFG_ULPIEVBUSD | USB_OTG_GUSBCFG_ULPIEVBUSI);
  102. if(cfg.use_external_vbus == 1)
  103. {
  104. USBx->GUSBCFG |= USB_OTG_GUSBCFG_ULPIEVBUSD;
  105. }
  106. /* Reset after a PHY select */
  107. USB_CoreReset(USBx);
  108. }
  109. else /* FS interface (embedded Phy) */
  110. {
  111. /* Select FS Embedded PHY */
  112. USBx->GUSBCFG |= USB_OTG_GUSBCFG_PHYSEL;
  113. /* Reset after a PHY select and set Host mode */
  114. USB_CoreReset(USBx);
  115. /* Deactivate the power down*/
  116. USBx->GCCFG = USB_OTG_GCCFG_PWRDWN;
  117. }
  118. if(cfg.dma_enable == ENABLE)
  119. {
  120. USBx->GAHBCFG |= (USB_OTG_GAHBCFG_HBSTLEN_1 | USB_OTG_GAHBCFG_HBSTLEN_2);
  121. USBx->GAHBCFG |= USB_OTG_GAHBCFG_DMAEN;
  122. }
  123. return HAL_OK;
  124. }
  125. /**
  126. * @brief USB_EnableGlobalInt
  127. * Enables the controller's Global Int in the AHB Config reg
  128. * @param USBx : Selected device
  129. * @retval HAL status
  130. */
  131. HAL_StatusTypeDef USB_EnableGlobalInt(USB_OTG_GlobalTypeDef *USBx)
  132. {
  133. USBx->GAHBCFG |= USB_OTG_GAHBCFG_GINT;
  134. return HAL_OK;
  135. }
  136. /**
  137. * @brief USB_DisableGlobalInt
  138. * Disable the controller's Global Int in the AHB Config reg
  139. * @param USBx : Selected device
  140. * @retval HAL status
  141. */
  142. HAL_StatusTypeDef USB_DisableGlobalInt(USB_OTG_GlobalTypeDef *USBx)
  143. {
  144. USBx->GAHBCFG &= ~USB_OTG_GAHBCFG_GINT;
  145. return HAL_OK;
  146. }
  147. /**
  148. * @brief USB_SetCurrentMode : Set functional mode
  149. * @param USBx : Selected device
  150. * @param mode : current core mode
  151. * This parameter can be one of these values:
  152. * @arg USB_OTG_DEVICE_MODE: Peripheral mode
  153. * @arg USB_OTG_HOST_MODE: Host mode
  154. * @arg USB_OTG_DRD_MODE: Dual Role Device mode
  155. * @retval HAL status
  156. */
  157. HAL_StatusTypeDef USB_SetCurrentMode(USB_OTG_GlobalTypeDef *USBx , USB_OTG_ModeTypeDef mode)
  158. {
  159. USBx->GUSBCFG &= ~(USB_OTG_GUSBCFG_FHMOD | USB_OTG_GUSBCFG_FDMOD);
  160. if ( mode == USB_OTG_HOST_MODE)
  161. {
  162. USBx->GUSBCFG |= USB_OTG_GUSBCFG_FHMOD;
  163. }
  164. else if ( mode == USB_OTG_DEVICE_MODE)
  165. {
  166. USBx->GUSBCFG |= USB_OTG_GUSBCFG_FDMOD;
  167. }
  168. HAL_Delay(50);
  169. return HAL_OK;
  170. }
  171. /**
  172. * @brief USB_DevInit : Initializes the USB_OTG controller registers
  173. * for device mode
  174. * @param USBx : Selected device
  175. * @param cfg : pointer to a USB_OTG_CfgTypeDef structure that contains
  176. * the configuration information for the specified USBx peripheral.
  177. * @retval HAL status
  178. */
  179. HAL_StatusTypeDef USB_DevInit (USB_OTG_GlobalTypeDef *USBx, USB_OTG_CfgTypeDef cfg)
  180. {
  181. uint32_t i = 0;
  182. /*Activate VBUS Sensing B */
  183. #if defined(STM32F446xx) || defined(STM32F469xx) || defined(STM32F479xx)
  184. USBx->GCCFG |= USB_OTG_GCCFG_VBDEN;
  185. if (cfg.vbus_sensing_enable == 0)
  186. {
  187. /* Deactivate VBUS Sensing B */
  188. USBx->GCCFG &= ~USB_OTG_GCCFG_VBDEN;
  189. /* B-peripheral session valid override enable*/
  190. USBx->GOTGCTL |= USB_OTG_GOTGCTL_BVALOEN;
  191. USBx->GOTGCTL |= USB_OTG_GOTGCTL_BVALOVAL;
  192. }
  193. #else
  194. USBx->GCCFG |= USB_OTG_GCCFG_VBUSBSEN;
  195. if (cfg.vbus_sensing_enable == 0)
  196. {
  197. USBx->GCCFG |= USB_OTG_GCCFG_NOVBUSSENS;
  198. }
  199. #endif /* STM32F446xx || STM32F469xx || STM32F479xx */
  200. /* Restart the Phy Clock */
  201. USBx_PCGCCTL = 0;
  202. /* Device mode configuration */
  203. USBx_DEVICE->DCFG |= DCFG_FRAME_INTERVAL_80;
  204. if(cfg.phy_itface == USB_OTG_ULPI_PHY)
  205. {
  206. if(cfg.speed == USB_OTG_SPEED_HIGH)
  207. {
  208. /* Set High speed phy */
  209. USB_SetDevSpeed (USBx , USB_OTG_SPEED_HIGH);
  210. }
  211. else
  212. {
  213. /* set High speed phy in Full speed mode */
  214. USB_SetDevSpeed (USBx , USB_OTG_SPEED_HIGH_IN_FULL);
  215. }
  216. }
  217. else
  218. {
  219. /* Set Full speed phy */
  220. USB_SetDevSpeed (USBx , USB_OTG_SPEED_FULL);
  221. }
  222. /* Flush the FIFOs */
  223. USB_FlushTxFifo(USBx , 0x10); /* all Tx FIFOs */
  224. USB_FlushRxFifo(USBx);
  225. /* Clear all pending Device Interrupts */
  226. USBx_DEVICE->DIEPMSK = 0;
  227. USBx_DEVICE->DOEPMSK = 0;
  228. USBx_DEVICE->DAINT = 0xFFFFFFFF;
  229. USBx_DEVICE->DAINTMSK = 0;
  230. for (i = 0; i < cfg.dev_endpoints; i++)
  231. {
  232. if ((USBx_INEP(i)->DIEPCTL & USB_OTG_DIEPCTL_EPENA) == USB_OTG_DIEPCTL_EPENA)
  233. {
  234. USBx_INEP(i)->DIEPCTL = (USB_OTG_DIEPCTL_EPDIS | USB_OTG_DIEPCTL_SNAK);
  235. }
  236. else
  237. {
  238. USBx_INEP(i)->DIEPCTL = 0;
  239. }
  240. USBx_INEP(i)->DIEPTSIZ = 0;
  241. USBx_INEP(i)->DIEPINT = 0xFF;
  242. }
  243. for (i = 0; i < cfg.dev_endpoints; i++)
  244. {
  245. if ((USBx_OUTEP(i)->DOEPCTL & USB_OTG_DOEPCTL_EPENA) == USB_OTG_DOEPCTL_EPENA)
  246. {
  247. USBx_OUTEP(i)->DOEPCTL = (USB_OTG_DOEPCTL_EPDIS | USB_OTG_DOEPCTL_SNAK);
  248. }
  249. else
  250. {
  251. USBx_OUTEP(i)->DOEPCTL = 0;
  252. }
  253. USBx_OUTEP(i)->DOEPTSIZ = 0;
  254. USBx_OUTEP(i)->DOEPINT = 0xFF;
  255. }
  256. USBx_DEVICE->DIEPMSK &= ~(USB_OTG_DIEPMSK_TXFURM);
  257. if (cfg.dma_enable == 1)
  258. {
  259. /*Set threshold parameters */
  260. USBx_DEVICE->DTHRCTL = (USB_OTG_DTHRCTL_TXTHRLEN_6 | USB_OTG_DTHRCTL_RXTHRLEN_6);
  261. USBx_DEVICE->DTHRCTL |= (USB_OTG_DTHRCTL_RXTHREN | USB_OTG_DTHRCTL_ISOTHREN | USB_OTG_DTHRCTL_NONISOTHREN);
  262. i= USBx_DEVICE->DTHRCTL;
  263. }
  264. /* Disable all interrupts. */
  265. USBx->GINTMSK = 0;
  266. /* Clear any pending interrupts */
  267. USBx->GINTSTS = 0xBFFFFFFF;
  268. /* Enable the common interrupts */
  269. if (cfg.dma_enable == DISABLE)
  270. {
  271. USBx->GINTMSK |= USB_OTG_GINTMSK_RXFLVLM;
  272. }
  273. /* Enable interrupts matching to the Device mode ONLY */
  274. USBx->GINTMSK |= (USB_OTG_GINTMSK_USBSUSPM | USB_OTG_GINTMSK_USBRST |\
  275. USB_OTG_GINTMSK_ENUMDNEM | USB_OTG_GINTMSK_IEPINT |\
  276. USB_OTG_GINTMSK_OEPINT | USB_OTG_GINTMSK_IISOIXFRM|\
  277. USB_OTG_GINTMSK_PXFRM_IISOOXFRM | USB_OTG_GINTMSK_WUIM);
  278. if(cfg.Sof_enable)
  279. {
  280. USBx->GINTMSK |= USB_OTG_GINTMSK_SOFM;
  281. }
  282. if (cfg.vbus_sensing_enable == ENABLE)
  283. {
  284. USBx->GINTMSK |= (USB_OTG_GINTMSK_SRQIM | USB_OTG_GINTMSK_OTGINT);
  285. }
  286. return HAL_OK;
  287. }
  288. /**
  289. * @brief USB_OTG_FlushTxFifo : Flush a Tx FIFO
  290. * @param USBx : Selected device
  291. * @param num : FIFO number
  292. * This parameter can be a value from 1 to 15
  293. 15 means Flush all Tx FIFOs
  294. * @retval HAL status
  295. */
  296. HAL_StatusTypeDef USB_FlushTxFifo (USB_OTG_GlobalTypeDef *USBx, uint32_t num )
  297. {
  298. uint32_t count = 0;
  299. USBx->GRSTCTL = ( USB_OTG_GRSTCTL_TXFFLSH |(uint32_t)( num << 6));
  300. do
  301. {
  302. if (++count > 200000)
  303. {
  304. return HAL_TIMEOUT;
  305. }
  306. }
  307. while ((USBx->GRSTCTL & USB_OTG_GRSTCTL_TXFFLSH) == USB_OTG_GRSTCTL_TXFFLSH);
  308. return HAL_OK;
  309. }
  310. /**
  311. * @brief USB_FlushRxFifo : Flush Rx FIFO
  312. * @param USBx : Selected device
  313. * @retval HAL status
  314. */
  315. HAL_StatusTypeDef USB_FlushRxFifo(USB_OTG_GlobalTypeDef *USBx)
  316. {
  317. uint32_t count = 0;
  318. USBx->GRSTCTL = USB_OTG_GRSTCTL_RXFFLSH;
  319. do
  320. {
  321. if (++count > 200000)
  322. {
  323. return HAL_TIMEOUT;
  324. }
  325. }
  326. while ((USBx->GRSTCTL & USB_OTG_GRSTCTL_RXFFLSH) == USB_OTG_GRSTCTL_RXFFLSH);
  327. return HAL_OK;
  328. }
  329. /**
  330. * @brief USB_SetDevSpeed :Initializes the DevSpd field of DCFG register
  331. * depending the PHY type and the enumeration speed of the device.
  332. * @param USBx : Selected device
  333. * @param speed : device speed
  334. * This parameter can be one of these values:
  335. * @arg USB_OTG_SPEED_HIGH: High speed mode
  336. * @arg USB_OTG_SPEED_HIGH_IN_FULL: High speed core in Full Speed mode
  337. * @arg USB_OTG_SPEED_FULL: Full speed mode
  338. * @arg USB_OTG_SPEED_LOW: Low speed mode
  339. * @retval Hal status
  340. */
  341. HAL_StatusTypeDef USB_SetDevSpeed(USB_OTG_GlobalTypeDef *USBx , uint8_t speed)
  342. {
  343. USBx_DEVICE->DCFG |= speed;
  344. return HAL_OK;
  345. }
  346. /**
  347. * @brief USB_GetDevSpeed :Return the Dev Speed
  348. * @param USBx : Selected device
  349. * @retval speed : device speed
  350. * This parameter can be one of these values:
  351. * @arg USB_OTG_SPEED_HIGH: High speed mode
  352. * @arg USB_OTG_SPEED_FULL: Full speed mode
  353. * @arg USB_OTG_SPEED_LOW: Low speed mode
  354. */
  355. uint8_t USB_GetDevSpeed(USB_OTG_GlobalTypeDef *USBx)
  356. {
  357. uint8_t speed = 0;
  358. if((USBx_DEVICE->DSTS & USB_OTG_DSTS_ENUMSPD) == DSTS_ENUMSPD_HS_PHY_30MHZ_OR_60MHZ)
  359. {
  360. speed = USB_OTG_SPEED_HIGH;
  361. }
  362. else if (((USBx_DEVICE->DSTS & USB_OTG_DSTS_ENUMSPD) == DSTS_ENUMSPD_FS_PHY_30MHZ_OR_60MHZ)||
  363. ((USBx_DEVICE->DSTS & USB_OTG_DSTS_ENUMSPD) == DSTS_ENUMSPD_FS_PHY_48MHZ))
  364. {
  365. speed = USB_OTG_SPEED_FULL;
  366. }
  367. else if((USBx_DEVICE->DSTS & USB_OTG_DSTS_ENUMSPD) == DSTS_ENUMSPD_LS_PHY_6MHZ)
  368. {
  369. speed = USB_OTG_SPEED_LOW;
  370. }
  371. return speed;
  372. }
  373. /**
  374. * @brief Activate and configure an endpoint
  375. * @param USBx : Selected device
  376. * @param ep: pointer to endpoint structure
  377. * @retval HAL status
  378. */
  379. HAL_StatusTypeDef USB_ActivateEndpoint(USB_OTG_GlobalTypeDef *USBx, USB_OTG_EPTypeDef *ep)
  380. {
  381. if (ep->is_in == 1)
  382. {
  383. USBx_DEVICE->DAINTMSK |= USB_OTG_DAINTMSK_IEPM & ((1 << (ep->num)));
  384. if (((USBx_INEP(ep->num)->DIEPCTL) & USB_OTG_DIEPCTL_USBAEP) == 0)
  385. {
  386. USBx_INEP(ep->num)->DIEPCTL |= ((ep->maxpacket & USB_OTG_DIEPCTL_MPSIZ ) | (ep->type << 18 ) |\
  387. ((ep->num) << 22 ) | (USB_OTG_DIEPCTL_SD0PID_SEVNFRM) | (USB_OTG_DIEPCTL_USBAEP));
  388. }
  389. }
  390. else
  391. {
  392. USBx_DEVICE->DAINTMSK |= USB_OTG_DAINTMSK_OEPM & ((1 << (ep->num)) << 16);
  393. if (((USBx_OUTEP(ep->num)->DOEPCTL) & USB_OTG_DOEPCTL_USBAEP) == 0)
  394. {
  395. USBx_OUTEP(ep->num)->DOEPCTL |= ((ep->maxpacket & USB_OTG_DOEPCTL_MPSIZ ) | (ep->type << 18 ) |\
  396. (USB_OTG_DIEPCTL_SD0PID_SEVNFRM)| (USB_OTG_DOEPCTL_USBAEP));
  397. }
  398. }
  399. return HAL_OK;
  400. }
  401. /**
  402. * @brief Activate and configure a dedicated endpoint
  403. * @param USBx : Selected device
  404. * @param ep: pointer to endpoint structure
  405. * @retval HAL status
  406. */
  407. HAL_StatusTypeDef USB_ActivateDedicatedEndpoint(USB_OTG_GlobalTypeDef *USBx, USB_OTG_EPTypeDef *ep)
  408. {
  409. static __IO uint32_t debug = 0;
  410. /* Read DEPCTLn register */
  411. if (ep->is_in == 1)
  412. {
  413. if (((USBx_INEP(ep->num)->DIEPCTL) & USB_OTG_DIEPCTL_USBAEP) == 0)
  414. {
  415. USBx_INEP(ep->num)->DIEPCTL |= ((ep->maxpacket & USB_OTG_DIEPCTL_MPSIZ ) | (ep->type << 18 ) |\
  416. ((ep->num) << 22 ) | (USB_OTG_DIEPCTL_SD0PID_SEVNFRM) | (USB_OTG_DIEPCTL_USBAEP));
  417. }
  418. debug |= ((ep->maxpacket & USB_OTG_DIEPCTL_MPSIZ ) | (ep->type << 18 ) |\
  419. ((ep->num) << 22 ) | (USB_OTG_DIEPCTL_SD0PID_SEVNFRM) | (USB_OTG_DIEPCTL_USBAEP));
  420. USBx_DEVICE->DEACHMSK |= USB_OTG_DAINTMSK_IEPM & ((1 << (ep->num)));
  421. }
  422. else
  423. {
  424. if (((USBx_OUTEP(ep->num)->DOEPCTL) & USB_OTG_DOEPCTL_USBAEP) == 0)
  425. {
  426. USBx_OUTEP(ep->num)->DOEPCTL |= ((ep->maxpacket & USB_OTG_DOEPCTL_MPSIZ ) | (ep->type << 18 ) |\
  427. ((ep->num) << 22 ) | (USB_OTG_DOEPCTL_USBAEP));
  428. debug = (uint32_t)(((uint32_t )USBx) + USB_OTG_OUT_ENDPOINT_BASE + (0)*USB_OTG_EP_REG_SIZE);
  429. debug = (uint32_t )&USBx_OUTEP(ep->num)->DOEPCTL;
  430. debug |= ((ep->maxpacket & USB_OTG_DOEPCTL_MPSIZ ) | (ep->type << 18 ) |\
  431. ((ep->num) << 22 ) | (USB_OTG_DOEPCTL_USBAEP));
  432. }
  433. USBx_DEVICE->DEACHMSK |= USB_OTG_DAINTMSK_OEPM & ((1 << (ep->num)) << 16);
  434. }
  435. return HAL_OK;
  436. }
  437. /**
  438. * @brief De-activate and de-initialize an endpoint
  439. * @param USBx : Selected device
  440. * @param ep: pointer to endpoint structure
  441. * @retval HAL status
  442. */
  443. HAL_StatusTypeDef USB_DeactivateEndpoint(USB_OTG_GlobalTypeDef *USBx, USB_OTG_EPTypeDef *ep)
  444. {
  445. /* Read DEPCTLn register */
  446. if (ep->is_in == 1)
  447. {
  448. USBx_DEVICE->DEACHMSK &= ~(USB_OTG_DAINTMSK_IEPM & ((1 << (ep->num))));
  449. USBx_DEVICE->DAINTMSK &= ~(USB_OTG_DAINTMSK_IEPM & ((1 << (ep->num))));
  450. USBx_INEP(ep->num)->DIEPCTL &= ~ USB_OTG_DIEPCTL_USBAEP;
  451. }
  452. else
  453. {
  454. USBx_DEVICE->DEACHMSK &= ~(USB_OTG_DAINTMSK_OEPM & ((1 << (ep->num)) << 16));
  455. USBx_DEVICE->DAINTMSK &= ~(USB_OTG_DAINTMSK_OEPM & ((1 << (ep->num)) << 16));
  456. USBx_OUTEP(ep->num)->DOEPCTL &= ~USB_OTG_DOEPCTL_USBAEP;
  457. }
  458. return HAL_OK;
  459. }
  460. /**
  461. * @brief De-activate and de-initialize a dedicated endpoint
  462. * @param USBx : Selected device
  463. * @param ep: pointer to endpoint structure
  464. * @retval HAL status
  465. */
  466. HAL_StatusTypeDef USB_DeactivateDedicatedEndpoint(USB_OTG_GlobalTypeDef *USBx, USB_OTG_EPTypeDef *ep)
  467. {
  468. /* Read DEPCTLn register */
  469. if (ep->is_in == 1)
  470. {
  471. USBx_INEP(ep->num)->DIEPCTL &= ~ USB_OTG_DIEPCTL_USBAEP;
  472. USBx_DEVICE->DAINTMSK &= ~(USB_OTG_DAINTMSK_IEPM & ((1 << (ep->num))));
  473. }
  474. else
  475. {
  476. USBx_OUTEP(ep->num)->DOEPCTL &= ~USB_OTG_DOEPCTL_USBAEP;
  477. USBx_DEVICE->DAINTMSK &= ~(USB_OTG_DAINTMSK_OEPM & ((1 << (ep->num)) << 16));
  478. }
  479. return HAL_OK;
  480. }
  481. /**
  482. * @brief USB_EPStartXfer : setup and starts a transfer over an EP
  483. * @param USBx : Selected device
  484. * @param ep: pointer to endpoint structure
  485. * @param dma: USB dma enabled or disabled
  486. * This parameter can be one of these values:
  487. * 0 : DMA feature not used
  488. * 1 : DMA feature used
  489. * @retval HAL status
  490. */
  491. HAL_StatusTypeDef USB_EPStartXfer(USB_OTG_GlobalTypeDef *USBx , USB_OTG_EPTypeDef *ep, uint8_t dma)
  492. {
  493. uint16_t pktcnt = 0;
  494. /* IN endpoint */
  495. if (ep->is_in == 1)
  496. {
  497. /* Zero Length Packet? */
  498. if (ep->xfer_len == 0)
  499. {
  500. USBx_INEP(ep->num)->DIEPTSIZ &= ~(USB_OTG_DIEPTSIZ_PKTCNT);
  501. USBx_INEP(ep->num)->DIEPTSIZ |= (USB_OTG_DIEPTSIZ_PKTCNT & (1 << 19)) ;
  502. USBx_INEP(ep->num)->DIEPTSIZ &= ~(USB_OTG_DIEPTSIZ_XFRSIZ);
  503. }
  504. else
  505. {
  506. /* Program the transfer size and packet count
  507. * as follows: xfersize = N * maxpacket +
  508. * short_packet pktcnt = N + (short_packet
  509. * exist ? 1 : 0)
  510. */
  511. USBx_INEP(ep->num)->DIEPTSIZ &= ~(USB_OTG_DIEPTSIZ_XFRSIZ);
  512. USBx_INEP(ep->num)->DIEPTSIZ &= ~(USB_OTG_DIEPTSIZ_PKTCNT);
  513. USBx_INEP(ep->num)->DIEPTSIZ |= (USB_OTG_DIEPTSIZ_PKTCNT & (((ep->xfer_len + ep->maxpacket -1)/ ep->maxpacket) << 19)) ;
  514. USBx_INEP(ep->num)->DIEPTSIZ |= (USB_OTG_DIEPTSIZ_XFRSIZ & ep->xfer_len);
  515. if (ep->type == EP_TYPE_ISOC)
  516. {
  517. USBx_INEP(ep->num)->DIEPTSIZ &= ~(USB_OTG_DIEPTSIZ_MULCNT);
  518. USBx_INEP(ep->num)->DIEPTSIZ |= (USB_OTG_DIEPTSIZ_MULCNT & (1 << 29));
  519. }
  520. }
  521. if (dma == 1)
  522. {
  523. USBx_INEP(ep->num)->DIEPDMA = (uint32_t)(ep->dma_addr);
  524. }
  525. else
  526. {
  527. if (ep->type != EP_TYPE_ISOC)
  528. {
  529. /* Enable the Tx FIFO Empty Interrupt for this EP */
  530. if (ep->xfer_len > 0)
  531. {
  532. USBx_DEVICE->DIEPEMPMSK |= 1 << ep->num;
  533. }
  534. }
  535. }
  536. if (ep->type == EP_TYPE_ISOC)
  537. {
  538. if ((USBx_DEVICE->DSTS & ( 1 << 8 )) == 0)
  539. {
  540. USBx_INEP(ep->num)->DIEPCTL |= USB_OTG_DIEPCTL_SODDFRM;
  541. }
  542. else
  543. {
  544. USBx_INEP(ep->num)->DIEPCTL |= USB_OTG_DIEPCTL_SD0PID_SEVNFRM;
  545. }
  546. }
  547. /* EP enable, IN data in FIFO */
  548. USBx_INEP(ep->num)->DIEPCTL |= (USB_OTG_DIEPCTL_CNAK | USB_OTG_DIEPCTL_EPENA);
  549. if (ep->type == EP_TYPE_ISOC)
  550. {
  551. USB_WritePacket(USBx, ep->xfer_buff, ep->num, ep->xfer_len, dma);
  552. }
  553. }
  554. else /* OUT endpoint */
  555. {
  556. /* Program the transfer size and packet count as follows:
  557. * pktcnt = N
  558. * xfersize = N * maxpacket
  559. */
  560. USBx_OUTEP(ep->num)->DOEPTSIZ &= ~(USB_OTG_DOEPTSIZ_XFRSIZ);
  561. USBx_OUTEP(ep->num)->DOEPTSIZ &= ~(USB_OTG_DOEPTSIZ_PKTCNT);
  562. if (ep->xfer_len == 0)
  563. {
  564. USBx_OUTEP(ep->num)->DOEPTSIZ |= (USB_OTG_DOEPTSIZ_XFRSIZ & ep->maxpacket);
  565. USBx_OUTEP(ep->num)->DOEPTSIZ |= (USB_OTG_DOEPTSIZ_PKTCNT & (1 << 19)) ;
  566. }
  567. else
  568. {
  569. pktcnt = (ep->xfer_len + ep->maxpacket -1)/ ep->maxpacket;
  570. USBx_OUTEP(ep->num)->DOEPTSIZ |= (USB_OTG_DOEPTSIZ_PKTCNT & (pktcnt << 19)); ;
  571. USBx_OUTEP(ep->num)->DOEPTSIZ |= (USB_OTG_DOEPTSIZ_XFRSIZ & (ep->maxpacket * pktcnt));
  572. }
  573. if (dma == 1)
  574. {
  575. USBx_OUTEP(ep->num)->DOEPDMA = (uint32_t)ep->xfer_buff;
  576. }
  577. if (ep->type == EP_TYPE_ISOC)
  578. {
  579. if ((USBx_DEVICE->DSTS & ( 1 << 8 )) == 0)
  580. {
  581. USBx_OUTEP(ep->num)->DOEPCTL |= USB_OTG_DOEPCTL_SODDFRM;
  582. }
  583. else
  584. {
  585. USBx_OUTEP(ep->num)->DOEPCTL |= USB_OTG_DOEPCTL_SD0PID_SEVNFRM;
  586. }
  587. }
  588. /* EP enable */
  589. USBx_OUTEP(ep->num)->DOEPCTL |= (USB_OTG_DOEPCTL_CNAK | USB_OTG_DOEPCTL_EPENA);
  590. }
  591. return HAL_OK;
  592. }
  593. /**
  594. * @brief USB_EP0StartXfer : setup and starts a transfer over the EP 0
  595. * @param USBx : Selected device
  596. * @param ep: pointer to endpoint structure
  597. * @param dma: USB dma enabled or disabled
  598. * This parameter can be one of these values:
  599. * 0 : DMA feature not used
  600. * 1 : DMA feature used
  601. * @retval HAL status
  602. */
  603. HAL_StatusTypeDef USB_EP0StartXfer(USB_OTG_GlobalTypeDef *USBx , USB_OTG_EPTypeDef *ep, uint8_t dma)
  604. {
  605. /* IN endpoint */
  606. if (ep->is_in == 1)
  607. {
  608. /* Zero Length Packet? */
  609. if (ep->xfer_len == 0)
  610. {
  611. USBx_INEP(ep->num)->DIEPTSIZ &= ~(USB_OTG_DIEPTSIZ_PKTCNT);
  612. USBx_INEP(ep->num)->DIEPTSIZ |= (USB_OTG_DIEPTSIZ_PKTCNT & (1 << 19)) ;
  613. USBx_INEP(ep->num)->DIEPTSIZ &= ~(USB_OTG_DIEPTSIZ_XFRSIZ);
  614. }
  615. else
  616. {
  617. /* Program the transfer size and packet count
  618. * as follows: xfersize = N * maxpacket +
  619. * short_packet pktcnt = N + (short_packet
  620. * exist ? 1 : 0)
  621. */
  622. USBx_INEP(ep->num)->DIEPTSIZ &= ~(USB_OTG_DIEPTSIZ_XFRSIZ);
  623. USBx_INEP(ep->num)->DIEPTSIZ &= ~(USB_OTG_DIEPTSIZ_PKTCNT);
  624. if(ep->xfer_len > ep->maxpacket)
  625. {
  626. ep->xfer_len = ep->maxpacket;
  627. }
  628. USBx_INEP(ep->num)->DIEPTSIZ |= (USB_OTG_DIEPTSIZ_PKTCNT & (1 << 19)) ;
  629. USBx_INEP(ep->num)->DIEPTSIZ |= (USB_OTG_DIEPTSIZ_XFRSIZ & ep->xfer_len);
  630. }
  631. if (dma == 1)
  632. {
  633. USBx_INEP(ep->num)->DIEPDMA = (uint32_t)(ep->dma_addr);
  634. }
  635. else
  636. {
  637. /* Enable the Tx FIFO Empty Interrupt for this EP */
  638. if (ep->xfer_len > 0)
  639. {
  640. USBx_DEVICE->DIEPEMPMSK |= 1 << (ep->num);
  641. }
  642. }
  643. /* EP enable, IN data in FIFO */
  644. USBx_INEP(ep->num)->DIEPCTL |= (USB_OTG_DIEPCTL_CNAK | USB_OTG_DIEPCTL_EPENA);
  645. }
  646. else /* OUT endpoint */
  647. {
  648. /* Program the transfer size and packet count as follows:
  649. * pktcnt = N
  650. * xfersize = N * maxpacket
  651. */
  652. USBx_OUTEP(ep->num)->DOEPTSIZ &= ~(USB_OTG_DOEPTSIZ_XFRSIZ);
  653. USBx_OUTEP(ep->num)->DOEPTSIZ &= ~(USB_OTG_DOEPTSIZ_PKTCNT);
  654. if (ep->xfer_len > 0)
  655. {
  656. ep->xfer_len = ep->maxpacket;
  657. }
  658. USBx_OUTEP(ep->num)->DOEPTSIZ |= (USB_OTG_DOEPTSIZ_PKTCNT & (1 << 19));
  659. USBx_OUTEP(ep->num)->DOEPTSIZ |= (USB_OTG_DOEPTSIZ_XFRSIZ & (ep->maxpacket));
  660. if (dma == 1)
  661. {
  662. USBx_OUTEP(ep->num)->DOEPDMA = (uint32_t)(ep->xfer_buff);
  663. }
  664. /* EP enable */
  665. USBx_OUTEP(ep->num)->DOEPCTL |= (USB_OTG_DOEPCTL_CNAK | USB_OTG_DOEPCTL_EPENA);
  666. }
  667. return HAL_OK;
  668. }
  669. /**
  670. * @brief USB_WritePacket : Writes a packet into the Tx FIFO associated
  671. * with the EP/channel
  672. * @param USBx : Selected device
  673. * @param src : pointer to source buffer
  674. * @param ch_ep_num : endpoint or host channel number
  675. * @param len : Number of bytes to write
  676. * @param dma: USB dma enabled or disabled
  677. * This parameter can be one of these values:
  678. * 0 : DMA feature not used
  679. * 1 : DMA feature used
  680. * @retval HAL status
  681. */
  682. HAL_StatusTypeDef USB_WritePacket(USB_OTG_GlobalTypeDef *USBx, uint8_t *src, uint8_t ch_ep_num, uint16_t len, uint8_t dma)
  683. {
  684. uint32_t count32b= 0 , i= 0;
  685. if (dma == 0)
  686. {
  687. count32b = (len + 3) / 4;
  688. for (i = 0; i < count32b; i++, src += 4)
  689. {
  690. USBx_DFIFO(ch_ep_num) = *((__packed uint32_t *)src);
  691. }
  692. }
  693. return HAL_OK;
  694. }
  695. /**
  696. * @brief USB_ReadPacket : read a packet from the Tx FIFO associated
  697. * with the EP/channel
  698. * @param USBx : Selected device
  699. * @param src : source pointer
  700. * @param ch_ep_num : endpoint or host channel number
  701. * @param len : Number of bytes to read
  702. * @param dma: USB dma enabled or disabled
  703. * This parameter can be one of these values:
  704. * 0 : DMA feature not used
  705. * 1 : DMA feature used
  706. * @retval pointer to destination buffer
  707. */
  708. void *USB_ReadPacket(USB_OTG_GlobalTypeDef *USBx, uint8_t *dest, uint16_t len)
  709. {
  710. uint32_t i=0;
  711. uint32_t count32b = (len + 3) / 4;
  712. for ( i = 0; i < count32b; i++, dest += 4 )
  713. {
  714. *(__packed uint32_t *)dest = USBx_DFIFO(0);
  715. }
  716. return ((void *)dest);
  717. }
  718. /**
  719. * @brief USB_EPSetStall : set a stall condition over an EP
  720. * @param USBx : Selected device
  721. * @param ep: pointer to endpoint structure
  722. * @retval HAL status
  723. */
  724. HAL_StatusTypeDef USB_EPSetStall(USB_OTG_GlobalTypeDef *USBx , USB_OTG_EPTypeDef *ep)
  725. {
  726. if (ep->is_in == 1)
  727. {
  728. if (((USBx_INEP(ep->num)->DIEPCTL) & USB_OTG_DIEPCTL_EPENA) == 0)
  729. {
  730. USBx_INEP(ep->num)->DIEPCTL &= ~(USB_OTG_DIEPCTL_EPDIS);
  731. }
  732. USBx_INEP(ep->num)->DIEPCTL |= USB_OTG_DIEPCTL_STALL;
  733. }
  734. else
  735. {
  736. if (((USBx_OUTEP(ep->num)->DOEPCTL) & USB_OTG_DOEPCTL_EPENA) == 0)
  737. {
  738. USBx_OUTEP(ep->num)->DOEPCTL &= ~(USB_OTG_DOEPCTL_EPDIS);
  739. }
  740. USBx_OUTEP(ep->num)->DOEPCTL |= USB_OTG_DOEPCTL_STALL;
  741. }
  742. return HAL_OK;
  743. }
  744. /**
  745. * @brief USB_EPClearStall : Clear a stall condition over an EP
  746. * @param USBx : Selected device
  747. * @param ep: pointer to endpoint structure
  748. * @retval HAL status
  749. */
  750. HAL_StatusTypeDef USB_EPClearStall(USB_OTG_GlobalTypeDef *USBx, USB_OTG_EPTypeDef *ep)
  751. {
  752. if (ep->is_in == 1)
  753. {
  754. USBx_INEP(ep->num)->DIEPCTL &= ~USB_OTG_DIEPCTL_STALL;
  755. if (ep->type == EP_TYPE_INTR || ep->type == EP_TYPE_BULK)
  756. {
  757. USBx_INEP(ep->num)->DIEPCTL |= USB_OTG_DIEPCTL_SD0PID_SEVNFRM; /* DATA0 */
  758. }
  759. }
  760. else
  761. {
  762. USBx_OUTEP(ep->num)->DOEPCTL &= ~USB_OTG_DOEPCTL_STALL;
  763. if (ep->type == EP_TYPE_INTR || ep->type == EP_TYPE_BULK)
  764. {
  765. USBx_OUTEP(ep->num)->DOEPCTL |= USB_OTG_DOEPCTL_SD0PID_SEVNFRM; /* DATA0 */
  766. }
  767. }
  768. return HAL_OK;
  769. }
  770. /**
  771. * @brief USB_StopDevice : Stop the usb device mode
  772. * @param USBx : Selected device
  773. * @retval HAL status
  774. */
  775. HAL_StatusTypeDef USB_StopDevice(USB_OTG_GlobalTypeDef *USBx)
  776. {
  777. uint32_t i;
  778. /* Clear Pending interrupt */
  779. for (i = 0; i < 15 ; i++)
  780. {
  781. USBx_INEP(i)->DIEPINT = 0xFF;
  782. USBx_OUTEP(i)->DOEPINT = 0xFF;
  783. }
  784. USBx_DEVICE->DAINT = 0xFFFFFFFF;
  785. /* Clear interrupt masks */
  786. USBx_DEVICE->DIEPMSK = 0;
  787. USBx_DEVICE->DOEPMSK = 0;
  788. USBx_DEVICE->DAINTMSK = 0;
  789. /* Flush the FIFO */
  790. USB_FlushRxFifo(USBx);
  791. USB_FlushTxFifo(USBx , 0x10 );
  792. return HAL_OK;
  793. }
  794. /**
  795. * @brief USB_SetDevAddress : Stop the usb device mode
  796. * @param USBx : Selected device
  797. * @param address : new device address to be assigned
  798. * This parameter can be a value from 0 to 255
  799. * @retval HAL status
  800. */
  801. HAL_StatusTypeDef USB_SetDevAddress (USB_OTG_GlobalTypeDef *USBx, uint8_t address)
  802. {
  803. USBx_DEVICE->DCFG &= ~ (USB_OTG_DCFG_DAD);
  804. USBx_DEVICE->DCFG |= (address << 4) & USB_OTG_DCFG_DAD ;
  805. return HAL_OK;
  806. }
  807. /**
  808. * @brief USB_DevConnect : Connect the USB device by enabling the pull-up/pull-down
  809. * @param USBx : Selected device
  810. * @retval HAL status
  811. */
  812. HAL_StatusTypeDef USB_DevConnect (USB_OTG_GlobalTypeDef *USBx)
  813. {
  814. USBx_DEVICE->DCTL &= ~USB_OTG_DCTL_SDIS ;
  815. HAL_Delay(3);
  816. return HAL_OK;
  817. }
  818. /**
  819. * @brief USB_DevDisconnect : Disconnect the USB device by disabling the pull-up/pull-down
  820. * @param USBx : Selected device
  821. * @retval HAL status
  822. */
  823. HAL_StatusTypeDef USB_DevDisconnect (USB_OTG_GlobalTypeDef *USBx)
  824. {
  825. USBx_DEVICE->DCTL |= USB_OTG_DCTL_SDIS ;
  826. HAL_Delay(3);
  827. return HAL_OK;
  828. }
  829. /**
  830. * @brief USB_ReadInterrupts: return the global USB interrupt status
  831. * @param USBx : Selected device
  832. * @retval HAL status
  833. */
  834. uint32_t USB_ReadInterrupts (USB_OTG_GlobalTypeDef *USBx)
  835. {
  836. uint32_t v = 0;
  837. v = USBx->GINTSTS;
  838. v &= USBx->GINTMSK;
  839. return v;
  840. }
  841. /**
  842. * @brief USB_ReadDevAllOutEpInterrupt: return the USB device OUT endpoints interrupt status
  843. * @param USBx : Selected device
  844. * @retval HAL status
  845. */
  846. uint32_t USB_ReadDevAllOutEpInterrupt (USB_OTG_GlobalTypeDef *USBx)
  847. {
  848. uint32_t v;
  849. v = USBx_DEVICE->DAINT;
  850. v &= USBx_DEVICE->DAINTMSK;
  851. return ((v & 0xffff0000) >> 16);
  852. }
  853. /**
  854. * @brief USB_ReadDevAllInEpInterrupt: return the USB device IN endpoints interrupt status
  855. * @param USBx : Selected device
  856. * @retval HAL status
  857. */
  858. uint32_t USB_ReadDevAllInEpInterrupt (USB_OTG_GlobalTypeDef *USBx)
  859. {
  860. uint32_t v;
  861. v = USBx_DEVICE->DAINT;
  862. v &= USBx_DEVICE->DAINTMSK;
  863. return ((v & 0xFFFF));
  864. }
  865. /**
  866. * @brief Returns Device OUT EP Interrupt register
  867. * @param USBx : Selected device
  868. * @param epnum : endpoint number
  869. * This parameter can be a value from 0 to 15
  870. * @retval Device OUT EP Interrupt register
  871. */
  872. uint32_t USB_ReadDevOutEPInterrupt (USB_OTG_GlobalTypeDef *USBx , uint8_t epnum)
  873. {
  874. uint32_t v;
  875. v = USBx_OUTEP(epnum)->DOEPINT;
  876. v &= USBx_DEVICE->DOEPMSK;
  877. return v;
  878. }
  879. /**
  880. * @brief Returns Device IN EP Interrupt register
  881. * @param USBx : Selected device
  882. * @param epnum : endpoint number
  883. * This parameter can be a value from 0 to 15
  884. * @retval Device IN EP Interrupt register
  885. */
  886. uint32_t USB_ReadDevInEPInterrupt (USB_OTG_GlobalTypeDef *USBx , uint8_t epnum)
  887. {
  888. uint32_t v, msk, emp;
  889. msk = USBx_DEVICE->DIEPMSK;
  890. emp = USBx_DEVICE->DIEPEMPMSK;
  891. msk |= ((emp >> epnum) & 0x1) << 7;
  892. v = USBx_INEP(epnum)->DIEPINT & msk;
  893. return v;
  894. }
  895. /**
  896. * @brief USB_ClearInterrupts: clear a USB interrupt
  897. * @param USBx : Selected device
  898. * @param interrupt : interrupt flag
  899. * @retval None
  900. */
  901. void USB_ClearInterrupts (USB_OTG_GlobalTypeDef *USBx, uint32_t interrupt)
  902. {
  903. USBx->GINTSTS |= interrupt;
  904. }
  905. /**
  906. * @brief Returns USB core mode
  907. * @param USBx : Selected device
  908. * @retval return core mode : Host or Device
  909. * This parameter can be one of these values:
  910. * 0 : Host
  911. * 1 : Device
  912. */
  913. uint32_t USB_GetMode(USB_OTG_GlobalTypeDef *USBx)
  914. {
  915. return ((USBx->GINTSTS ) & 0x1);
  916. }
  917. /**
  918. * @brief Activate EP0 for Setup transactions
  919. * @param USBx : Selected device
  920. * @retval HAL status
  921. */
  922. HAL_StatusTypeDef USB_ActivateSetup (USB_OTG_GlobalTypeDef *USBx)
  923. {
  924. /* Set the MPS of the IN EP based on the enumeration speed */
  925. USBx_INEP(0)->DIEPCTL &= ~USB_OTG_DIEPCTL_MPSIZ;
  926. if((USBx_DEVICE->DSTS & USB_OTG_DSTS_ENUMSPD) == DSTS_ENUMSPD_LS_PHY_6MHZ)
  927. {
  928. USBx_INEP(0)->DIEPCTL |= 3;
  929. }
  930. USBx_DEVICE->DCTL |= USB_OTG_DCTL_CGINAK;
  931. return HAL_OK;
  932. }
  933. /**
  934. * @brief Prepare the EP0 to start the first control setup
  935. * @param USBx : Selected device
  936. * @param dma: USB dma enabled or disabled
  937. * This parameter can be one of these values:
  938. * 0 : DMA feature not used
  939. * 1 : DMA feature used
  940. * @param psetup : pointer to setup packet
  941. * @retval HAL status
  942. */
  943. HAL_StatusTypeDef USB_EP0_OutStart(USB_OTG_GlobalTypeDef *USBx, uint8_t dma, uint8_t *psetup)
  944. {
  945. USBx_OUTEP(0)->DOEPTSIZ = 0;
  946. USBx_OUTEP(0)->DOEPTSIZ |= (USB_OTG_DOEPTSIZ_PKTCNT & (1 << 19)) ;
  947. USBx_OUTEP(0)->DOEPTSIZ |= (3 * 8);
  948. USBx_OUTEP(0)->DOEPTSIZ |= USB_OTG_DOEPTSIZ_STUPCNT;
  949. if (dma == 1)
  950. {
  951. USBx_OUTEP(0)->DOEPDMA = (uint32_t)psetup;
  952. /* EP enable */
  953. USBx_OUTEP(0)->DOEPCTL = 0x80008000;
  954. }
  955. return HAL_OK;
  956. }
  957. /**
  958. * @brief Reset the USB Core (needed after USB clock settings change)
  959. * @param USBx : Selected device
  960. * @retval HAL status
  961. */
  962. static HAL_StatusTypeDef USB_CoreReset(USB_OTG_GlobalTypeDef *USBx)
  963. {
  964. uint32_t count = 0;
  965. /* Wait for AHB master IDLE state. */
  966. do
  967. {
  968. if (++count > 200000)
  969. {
  970. return HAL_TIMEOUT;
  971. }
  972. }
  973. while ((USBx->GRSTCTL & USB_OTG_GRSTCTL_AHBIDL) == 0);
  974. /* Core Soft Reset */
  975. count = 0;
  976. USBx->GRSTCTL |= USB_OTG_GRSTCTL_CSRST;
  977. do
  978. {
  979. if (++count > 200000)
  980. {
  981. return HAL_TIMEOUT;
  982. }
  983. }
  984. while ((USBx->GRSTCTL & USB_OTG_GRSTCTL_CSRST) == USB_OTG_GRSTCTL_CSRST);
  985. return HAL_OK;
  986. }
  987. /**
  988. * @brief USB_HostInit : Initializes the USB OTG controller registers
  989. * for Host mode
  990. * @param USBx : Selected device
  991. * @param cfg : pointer to a USB_OTG_CfgTypeDef structure that contains
  992. * the configuration information for the specified USBx peripheral.
  993. * @retval HAL status
  994. */
  995. HAL_StatusTypeDef USB_HostInit (USB_OTG_GlobalTypeDef *USBx, USB_OTG_CfgTypeDef cfg)
  996. {
  997. uint32_t i;
  998. /* Restart the Phy Clock */
  999. USBx_PCGCCTL = 0;
  1000. /* Activate VBUS Sensing B */
  1001. #if defined(STM32F446xx) || defined(STM32F469xx) || defined(STM32F479xx)
  1002. USBx->GCCFG |= USB_OTG_GCCFG_VBDEN;
  1003. #else
  1004. USBx->GCCFG &=~ (USB_OTG_GCCFG_VBUSASEN);
  1005. USBx->GCCFG &=~ (USB_OTG_GCCFG_VBUSBSEN);
  1006. USBx->GCCFG |= USB_OTG_GCCFG_NOVBUSSENS;
  1007. #endif /* STM32F446xx || STM32F469xx || STM32F479xx */
  1008. /* Disable the FS/LS support mode only */
  1009. if((cfg.speed == USB_OTG_SPEED_FULL)&&
  1010. (USBx != USB_OTG_FS))
  1011. {
  1012. USBx_HOST->HCFG |= USB_OTG_HCFG_FSLSS;
  1013. }
  1014. else
  1015. {
  1016. USBx_HOST->HCFG &= ~(USB_OTG_HCFG_FSLSS);
  1017. }
  1018. /* Make sure the FIFOs are flushed. */
  1019. USB_FlushTxFifo(USBx, 0x10 ); /* all Tx FIFOs */
  1020. USB_FlushRxFifo(USBx);
  1021. /* Clear all pending HC Interrupts */
  1022. for (i = 0; i < cfg.Host_channels; i++)
  1023. {
  1024. USBx_HC(i)->HCINT = 0xFFFFFFFF;
  1025. USBx_HC(i)->HCINTMSK = 0;
  1026. }
  1027. /* Enable VBUS driving */
  1028. USB_DriveVbus(USBx, 1);
  1029. HAL_Delay(200);
  1030. /* Disable all interrupts. */
  1031. USBx->GINTMSK = 0;
  1032. /* Clear any pending interrupts */
  1033. USBx->GINTSTS = 0xFFFFFFFF;
  1034. if(USBx == USB_OTG_FS)
  1035. {
  1036. /* set Rx FIFO size */
  1037. USBx->GRXFSIZ = (uint32_t )0x80;
  1038. USBx->DIEPTXF0_HNPTXFSIZ = (uint32_t )(((0x60 << 16)& USB_OTG_NPTXFD) | 0x80);
  1039. USBx->HPTXFSIZ = (uint32_t )(((0x40 << 16)& USB_OTG_HPTXFSIZ_PTXFD) | 0xE0);
  1040. }
  1041. else
  1042. {
  1043. /* set Rx FIFO size */
  1044. USBx->GRXFSIZ = (uint32_t )0x200;
  1045. USBx->DIEPTXF0_HNPTXFSIZ = (uint32_t )(((0x100 << 16)& USB_OTG_NPTXFD) | 0x200);
  1046. USBx->HPTXFSIZ = (uint32_t )(((0xE0 << 16)& USB_OTG_HPTXFSIZ_PTXFD) | 0x300);
  1047. }
  1048. /* Enable the common interrupts */
  1049. if (cfg.dma_enable == DISABLE)
  1050. {
  1051. USBx->GINTMSK |= USB_OTG_GINTMSK_RXFLVLM;
  1052. }
  1053. /* Enable interrupts matching to the Host mode ONLY */
  1054. USBx->GINTMSK |= (USB_OTG_GINTMSK_PRTIM | USB_OTG_GINTMSK_HCIM |\
  1055. USB_OTG_GINTMSK_SOFM |USB_OTG_GINTSTS_DISCINT|\
  1056. USB_OTG_GINTMSK_PXFRM_IISOOXFRM | USB_OTG_GINTMSK_WUIM);
  1057. return HAL_OK;
  1058. }
  1059. /**
  1060. * @brief USB_InitFSLSPClkSel : Initializes the FSLSPClkSel field of the
  1061. * HCFG register on the PHY type and set the right frame interval
  1062. * @param USBx : Selected device
  1063. * @param freq : clock frequency
  1064. * This parameter can be one of these values:
  1065. * HCFG_48_MHZ : Full Speed 48 MHz Clock
  1066. * HCFG_6_MHZ : Low Speed 6 MHz Clock
  1067. * @retval HAL status
  1068. */
  1069. HAL_StatusTypeDef USB_InitFSLSPClkSel(USB_OTG_GlobalTypeDef *USBx , uint8_t freq)
  1070. {
  1071. USBx_HOST->HCFG &= ~(USB_OTG_HCFG_FSLSPCS);
  1072. USBx_HOST->HCFG |= (freq & USB_OTG_HCFG_FSLSPCS);
  1073. if (freq == HCFG_48_MHZ)
  1074. {
  1075. USBx_HOST->HFIR = (uint32_t)48000;
  1076. }
  1077. else if (freq == HCFG_6_MHZ)
  1078. {
  1079. USBx_HOST->HFIR = (uint32_t)6000;
  1080. }
  1081. return HAL_OK;
  1082. }
  1083. /**
  1084. * @brief USB_OTG_ResetPort : Reset Host Port
  1085. * @param USBx : Selected device
  1086. * @retval HAL status
  1087. * @note (1)The application must wait at least 10 ms
  1088. * before clearing the reset bit.
  1089. */
  1090. HAL_StatusTypeDef USB_ResetPort(USB_OTG_GlobalTypeDef *USBx)
  1091. {
  1092. __IO uint32_t hprt0;
  1093. hprt0 = USBx_HPRT0;
  1094. hprt0 &= ~(USB_OTG_HPRT_PENA | USB_OTG_HPRT_PCDET |\
  1095. USB_OTG_HPRT_PENCHNG | USB_OTG_HPRT_POCCHNG );
  1096. USBx_HPRT0 = (USB_OTG_HPRT_PRST | hprt0);
  1097. HAL_Delay (10); /* See Note #1 */
  1098. USBx_HPRT0 = ((~USB_OTG_HPRT_PRST) & hprt0);
  1099. return HAL_OK;
  1100. }
  1101. /**
  1102. * @brief USB_DriveVbus : activate or de-activate vbus
  1103. * @param state : VBUS state
  1104. * This parameter can be one of these values:
  1105. * 0 : VBUS Active
  1106. * 1 : VBUS Inactive
  1107. * @retval HAL status
  1108. */
  1109. HAL_StatusTypeDef USB_DriveVbus (USB_OTG_GlobalTypeDef *USBx, uint8_t state)
  1110. {
  1111. __IO uint32_t hprt0;
  1112. hprt0 = USBx_HPRT0;
  1113. hprt0 &= ~(USB_OTG_HPRT_PENA | USB_OTG_HPRT_PCDET |\
  1114. USB_OTG_HPRT_PENCHNG | USB_OTG_HPRT_POCCHNG );
  1115. if (((hprt0 & USB_OTG_HPRT_PPWR) == 0 ) && (state == 1 ))
  1116. {
  1117. USBx_HPRT0 = (USB_OTG_HPRT_PPWR | hprt0);
  1118. }
  1119. if (((hprt0 & USB_OTG_HPRT_PPWR) == USB_OTG_HPRT_PPWR) && (state == 0 ))
  1120. {
  1121. USBx_HPRT0 = ((~USB_OTG_HPRT_PPWR) & hprt0);
  1122. }
  1123. return HAL_OK;
  1124. }
  1125. /**
  1126. * @brief Return Host Core speed
  1127. * @param USBx : Selected device
  1128. * @retval speed : Host speed
  1129. * This parameter can be one of these values:
  1130. * @arg USB_OTG_SPEED_HIGH: High speed mode
  1131. * @arg USB_OTG_SPEED_FULL: Full speed mode
  1132. * @arg USB_OTG_SPEED_LOW: Low speed mode
  1133. */
  1134. uint32_t USB_GetHostSpeed (USB_OTG_GlobalTypeDef *USBx)
  1135. {
  1136. __IO uint32_t hprt0;
  1137. hprt0 = USBx_HPRT0;
  1138. return ((hprt0 & USB_OTG_HPRT_PSPD) >> 17);
  1139. }
  1140. /**
  1141. * @brief Return Host Current Frame number
  1142. * @param USBx : Selected device
  1143. * @retval current frame number
  1144. */
  1145. uint32_t USB_GetCurrentFrame (USB_OTG_GlobalTypeDef *USBx)
  1146. {
  1147. return (USBx_HOST->HFNUM & USB_OTG_HFNUM_FRNUM);
  1148. }
  1149. /**
  1150. * @brief Initialize a host channel
  1151. * @param USBx : Selected device
  1152. * @param ch_num : Channel number
  1153. * This parameter can be a value from 1 to 15
  1154. * @param epnum : Endpoint number
  1155. * This parameter can be a value from 1 to 15
  1156. * @param dev_address : Current device address
  1157. * This parameter can be a value from 0 to 255
  1158. * @param speed : Current device speed
  1159. * This parameter can be one of these values:
  1160. * @arg USB_OTG_SPEED_HIGH: High speed mode
  1161. * @arg USB_OTG_SPEED_FULL: Full speed mode
  1162. * @arg USB_OTG_SPEED_LOW: Low speed mode
  1163. * @param ep_type : Endpoint Type
  1164. * This parameter can be one of these values:
  1165. * @arg EP_TYPE_CTRL: Control type
  1166. * @arg EP_TYPE_ISOC: Isochronous type
  1167. * @arg EP_TYPE_BULK: Bulk type
  1168. * @arg EP_TYPE_INTR: Interrupt type
  1169. * @param mps : Max Packet Size
  1170. * This parameter can be a value from 0 to32K
  1171. * @retval HAL state
  1172. */
  1173. HAL_StatusTypeDef USB_HC_Init(USB_OTG_GlobalTypeDef *USBx,
  1174. uint8_t ch_num,
  1175. uint8_t epnum,
  1176. uint8_t dev_address,
  1177. uint8_t speed,
  1178. uint8_t ep_type,
  1179. uint16_t mps)
  1180. {
  1181. /* Clear old interrupt conditions for this host channel. */
  1182. USBx_HC(ch_num)->HCINT = 0xFFFFFFFF;
  1183. /* Enable channel interrupts required for this transfer. */
  1184. switch (ep_type)
  1185. {
  1186. case EP_TYPE_CTRL:
  1187. case EP_TYPE_BULK:
  1188. USBx_HC(ch_num)->HCINTMSK = USB_OTG_HCINTMSK_XFRCM |\
  1189. USB_OTG_HCINTMSK_STALLM |\
  1190. USB_OTG_HCINTMSK_TXERRM |\
  1191. USB_OTG_HCINTMSK_DTERRM |\
  1192. USB_OTG_HCINTMSK_AHBERR |\
  1193. USB_OTG_HCINTMSK_NAKM ;
  1194. if (epnum & 0x80)
  1195. {
  1196. USBx_HC(ch_num)->HCINTMSK |= USB_OTG_HCINTMSK_BBERRM;
  1197. }
  1198. else
  1199. {
  1200. if(USBx != USB_OTG_FS)
  1201. {
  1202. USBx_HC(ch_num)->HCINTMSK |= (USB_OTG_HCINTMSK_NYET | USB_OTG_HCINTMSK_ACKM);
  1203. }
  1204. }
  1205. break;
  1206. case EP_TYPE_INTR:
  1207. USBx_HC(ch_num)->HCINTMSK = USB_OTG_HCINTMSK_XFRCM |\
  1208. USB_OTG_HCINTMSK_STALLM |\
  1209. USB_OTG_HCINTMSK_TXERRM |\
  1210. USB_OTG_HCINTMSK_DTERRM |\
  1211. USB_OTG_HCINTMSK_NAKM |\
  1212. USB_OTG_HCINTMSK_AHBERR |\
  1213. USB_OTG_HCINTMSK_FRMORM ;
  1214. if (epnum & 0x80)
  1215. {
  1216. USBx_HC(ch_num)->HCINTMSK |= USB_OTG_HCINTMSK_BBERRM;
  1217. }
  1218. break;
  1219. case EP_TYPE_ISOC:
  1220. USBx_HC(ch_num)->HCINTMSK = USB_OTG_HCINTMSK_XFRCM |\
  1221. USB_OTG_HCINTMSK_ACKM |\
  1222. USB_OTG_HCINTMSK_AHBERR |\
  1223. USB_OTG_HCINTMSK_FRMORM ;
  1224. if (epnum & 0x80)
  1225. {
  1226. USBx_HC(ch_num)->HCINTMSK |= (USB_OTG_HCINTMSK_TXERRM | USB_OTG_HCINTMSK_BBERRM);
  1227. }
  1228. break;
  1229. }
  1230. /* Enable the top level host channel interrupt. */
  1231. USBx_HOST->HAINTMSK |= (1 << ch_num);
  1232. /* Make sure host channel interrupts are enabled. */
  1233. USBx->GINTMSK |= USB_OTG_GINTMSK_HCIM;
  1234. /* Program the HCCHAR register */
  1235. USBx_HC(ch_num)->HCCHAR = (((dev_address << 22) & USB_OTG_HCCHAR_DAD) |\
  1236. (((epnum & 0x7F)<< 11) & USB_OTG_HCCHAR_EPNUM)|\
  1237. ((((epnum & 0x80) == 0x80)<< 15) & USB_OTG_HCCHAR_EPDIR)|\
  1238. (((speed == HPRT0_PRTSPD_LOW_SPEED)<< 17) & USB_OTG_HCCHAR_LSDEV)|\
  1239. ((ep_type << 18) & USB_OTG_HCCHAR_EPTYP)|\
  1240. (mps & USB_OTG_HCCHAR_MPSIZ));
  1241. if (ep_type == EP_TYPE_INTR)
  1242. {
  1243. USBx_HC(ch_num)->HCCHAR |= USB_OTG_HCCHAR_ODDFRM ;
  1244. }
  1245. return HAL_OK;
  1246. }
  1247. /**
  1248. * @brief Start a transfer over a host channel
  1249. * @param USBx : Selected device
  1250. * @param hc : pointer to host channel structure
  1251. * @param dma: USB dma enabled or disabled
  1252. * This parameter can be one of these values:
  1253. * 0 : DMA feature not used
  1254. * 1 : DMA feature used
  1255. * @retval HAL state
  1256. */
  1257. #if defined (__CC_ARM) /*!< ARM Compiler */
  1258. #pragma O0
  1259. #elif defined (__GNUC__) /*!< GNU Compiler */
  1260. #pragma GCC optimize ("O0")
  1261. #endif /* __CC_ARM */
  1262. HAL_StatusTypeDef USB_HC_StartXfer(USB_OTG_GlobalTypeDef *USBx, USB_OTG_HCTypeDef *hc, uint8_t dma)
  1263. {
  1264. uint8_t is_oddframe = 0;
  1265. uint16_t len_words = 0;
  1266. uint16_t num_packets = 0;
  1267. uint16_t max_hc_pkt_count = 256;
  1268. uint32_t tmpreg = 0;
  1269. if((USBx != USB_OTG_FS) && (hc->speed == USB_OTG_SPEED_HIGH))
  1270. {
  1271. if((dma == 0) && (hc->do_ping == 1))
  1272. {
  1273. USB_DoPing(USBx, hc->ch_num);
  1274. return HAL_OK;
  1275. }
  1276. else if(dma == 1)
  1277. {
  1278. USBx_HC(hc->ch_num)->HCINTMSK &= ~(USB_OTG_HCINTMSK_NYET | USB_OTG_HCINTMSK_ACKM);
  1279. hc->do_ping = 0;
  1280. }
  1281. }
  1282. /* Compute the expected number of packets associated to the transfer */
  1283. if (hc->xfer_len > 0)
  1284. {
  1285. num_packets = (hc->xfer_len + hc->max_packet - 1) / hc->max_packet;
  1286. if (num_packets > max_hc_pkt_count)
  1287. {
  1288. num_packets = max_hc_pkt_count;
  1289. hc->xfer_len = num_packets * hc->max_packet;
  1290. }
  1291. }
  1292. else
  1293. {
  1294. num_packets = 1;
  1295. }
  1296. if (hc->ep_is_in)
  1297. {
  1298. hc->xfer_len = num_packets * hc->max_packet;
  1299. }
  1300. /* Initialize the HCTSIZn register */
  1301. USBx_HC(hc->ch_num)->HCTSIZ = (((hc->xfer_len) & USB_OTG_HCTSIZ_XFRSIZ)) |\
  1302. ((num_packets << 19) & USB_OTG_HCTSIZ_PKTCNT) |\
  1303. (((hc->data_pid) << 29) & USB_OTG_HCTSIZ_DPID);
  1304. if (dma)
  1305. {
  1306. /* xfer_buff MUST be 32-bits aligned */
  1307. USBx_HC(hc->ch_num)->HCDMA = (uint32_t)hc->xfer_buff;
  1308. }
  1309. is_oddframe = (USBx_HOST->HFNUM & 0x01) ? 0 : 1;
  1310. USBx_HC(hc->ch_num)->HCCHAR &= ~USB_OTG_HCCHAR_ODDFRM;
  1311. USBx_HC(hc->ch_num)->HCCHAR |= (is_oddframe << 29);
  1312. /* Set host channel enable */
  1313. tmpreg = USBx_HC(hc->ch_num)->HCCHAR;
  1314. tmpreg &= ~USB_OTG_HCCHAR_CHDIS;
  1315. tmpreg |= USB_OTG_HCCHAR_CHENA;
  1316. USBx_HC(hc->ch_num)->HCCHAR = tmpreg;
  1317. if (dma == 0) /* Slave mode */
  1318. {
  1319. if((hc->ep_is_in == 0) && (hc->xfer_len > 0))
  1320. {
  1321. switch(hc->ep_type)
  1322. {
  1323. /* Non periodic transfer */
  1324. case EP_TYPE_CTRL:
  1325. case EP_TYPE_BULK:
  1326. len_words = (hc->xfer_len + 3) / 4;
  1327. /* check if there is enough space in FIFO space */
  1328. if(len_words > (USBx->HNPTXSTS & 0xFFFF))
  1329. {
  1330. /* need to process data in nptxfempty interrupt */
  1331. USBx->GINTMSK |= USB_OTG_GINTMSK_NPTXFEM;
  1332. }
  1333. break;
  1334. /* Periodic transfer */
  1335. case EP_TYPE_INTR:
  1336. case EP_TYPE_ISOC:
  1337. len_words = (hc->xfer_len + 3) / 4;
  1338. /* check if there is enough space in FIFO space */
  1339. if(len_words > (USBx_HOST->HPTXSTS & 0xFFFF)) /* split the transfer */
  1340. {
  1341. /* need to process data in ptxfempty interrupt */
  1342. USBx->GINTMSK |= USB_OTG_GINTMSK_PTXFEM;
  1343. }
  1344. break;
  1345. default:
  1346. break;
  1347. }
  1348. /* Write packet into the Tx FIFO. */
  1349. USB_WritePacket(USBx, hc->xfer_buff, hc->ch_num, hc->xfer_len, 0);
  1350. }
  1351. }
  1352. return HAL_OK;
  1353. }
  1354. /**
  1355. * @brief Read all host channel interrupts status
  1356. * @param USBx : Selected device
  1357. * @retval HAL state
  1358. */
  1359. uint32_t USB_HC_ReadInterrupt (USB_OTG_GlobalTypeDef *USBx)
  1360. {
  1361. return ((USBx_HOST->HAINT) & 0xFFFF);
  1362. }
  1363. /**
  1364. * @brief Halt a host channel
  1365. * @param USBx : Selected device
  1366. * @param hc_num : Host Channel number
  1367. * This parameter can be a value from 1 to 15
  1368. * @retval HAL state
  1369. */
  1370. HAL_StatusTypeDef USB_HC_Halt(USB_OTG_GlobalTypeDef *USBx , uint8_t hc_num)
  1371. {
  1372. uint32_t count = 0;
  1373. /* Check for space in the request queue to issue the halt. */
  1374. if (((USBx_HC(hc_num)->HCCHAR) & (HCCHAR_CTRL << 18)) || ((USBx_HC(hc_num)->HCCHAR) & (HCCHAR_BULK << 18)))
  1375. {
  1376. USBx_HC(hc_num)->HCCHAR |= USB_OTG_HCCHAR_CHDIS;
  1377. if ((USBx->HNPTXSTS & 0xFFFF) == 0)
  1378. {
  1379. USBx_HC(hc_num)->HCCHAR &= ~USB_OTG_HCCHAR_CHENA;
  1380. USBx_HC(hc_num)->HCCHAR |= USB_OTG_HCCHAR_CHENA;
  1381. USBx_HC(hc_num)->HCCHAR &= ~USB_OTG_HCCHAR_EPDIR;
  1382. do
  1383. {
  1384. if (++count > 1000)
  1385. {
  1386. break;
  1387. }
  1388. }
  1389. while ((USBx_HC(hc_num)->HCCHAR & USB_OTG_HCCHAR_CHENA) == USB_OTG_HCCHAR_CHENA);
  1390. }
  1391. else
  1392. {
  1393. USBx_HC(hc_num)->HCCHAR |= USB_OTG_HCCHAR_CHENA;
  1394. }
  1395. }
  1396. else
  1397. {
  1398. USBx_HC(hc_num)->HCCHAR |= USB_OTG_HCCHAR_CHDIS;
  1399. if ((USBx_HOST->HPTXSTS & 0xFFFF) == 0)
  1400. {
  1401. USBx_HC(hc_num)->HCCHAR &= ~USB_OTG_HCCHAR_CHENA;
  1402. USBx_HC(hc_num)->HCCHAR |= USB_OTG_HCCHAR_CHENA;
  1403. USBx_HC(hc_num)->HCCHAR &= ~USB_OTG_HCCHAR_EPDIR;
  1404. do
  1405. {
  1406. if (++count > 1000)
  1407. {
  1408. break;
  1409. }
  1410. }
  1411. while ((USBx_HC(hc_num)->HCCHAR & USB_OTG_HCCHAR_CHENA) == USB_OTG_HCCHAR_CHENA);
  1412. }
  1413. else
  1414. {
  1415. USBx_HC(hc_num)->HCCHAR |= USB_OTG_HCCHAR_CHENA;
  1416. }
  1417. }
  1418. return HAL_OK;
  1419. }
  1420. /**
  1421. * @brief Initiate Do Ping protocol
  1422. * @param USBx : Selected device
  1423. * @param hc_num : Host Channel number
  1424. * This parameter can be a value from 1 to 15
  1425. * @retval HAL state
  1426. */
  1427. HAL_StatusTypeDef USB_DoPing(USB_OTG_GlobalTypeDef *USBx , uint8_t ch_num)
  1428. {
  1429. uint8_t num_packets = 1;
  1430. uint32_t tmpreg = 0;
  1431. USBx_HC(ch_num)->HCTSIZ = ((num_packets << 19) & USB_OTG_HCTSIZ_PKTCNT) |\
  1432. USB_OTG_HCTSIZ_DOPING;
  1433. /* Set host channel enable */
  1434. tmpreg = USBx_HC(ch_num)->HCCHAR;
  1435. tmpreg &= ~USB_OTG_HCCHAR_CHDIS;
  1436. tmpreg |= USB_OTG_HCCHAR_CHENA;
  1437. USBx_HC(ch_num)->HCCHAR = tmpreg;
  1438. return HAL_OK;
  1439. }
  1440. /**
  1441. * @brief Stop Host Core
  1442. * @param USBx : Selected device
  1443. * @retval HAL state
  1444. */
  1445. HAL_StatusTypeDef USB_StopHost(USB_OTG_GlobalTypeDef *USBx)
  1446. {
  1447. uint8_t i;
  1448. uint32_t count = 0;
  1449. uint32_t value;
  1450. USB_DisableGlobalInt(USBx);
  1451. /* Flush FIFO */
  1452. USB_FlushTxFifo(USBx, 0x10);
  1453. USB_FlushRxFifo(USBx);
  1454. /* Flush out any leftover queued requests. */
  1455. for (i = 0; i <= 15; i++)
  1456. {
  1457. value = USBx_HC(i)->HCCHAR ;
  1458. value |= USB_OTG_HCCHAR_CHDIS;
  1459. value &= ~USB_OTG_HCCHAR_CHENA;
  1460. value &= ~USB_OTG_HCCHAR_EPDIR;
  1461. USBx_HC(i)->HCCHAR = value;
  1462. }
  1463. /* Halt all channels to put them into a known state. */
  1464. for (i = 0; i <= 15; i++)
  1465. {
  1466. value = USBx_HC(i)->HCCHAR ;
  1467. value |= USB_OTG_HCCHAR_CHDIS;
  1468. value |= USB_OTG_HCCHAR_CHENA;
  1469. value &= ~USB_OTG_HCCHAR_EPDIR;
  1470. USBx_HC(i)->HCCHAR = value;
  1471. do
  1472. {
  1473. if (++count > 1000)
  1474. {
  1475. break;
  1476. }
  1477. }
  1478. while ((USBx_HC(i)->HCCHAR & USB_OTG_HCCHAR_CHENA) == USB_OTG_HCCHAR_CHENA);
  1479. }
  1480. /* Clear any pending Host interrupts */
  1481. USBx_HOST->HAINT = 0xFFFFFFFF;
  1482. USBx->GINTSTS = 0xFFFFFFFF;
  1483. USB_EnableGlobalInt(USBx);
  1484. return HAL_OK;
  1485. }
  1486. /**
  1487. * @}
  1488. */
  1489. #endif /* STM32F405xx || STM32F415xx || STM32F407xx || STM32F417xx || STM32F427xx || STM32F437xx || STM32F429xx || STM32F439xx ||
  1490. STM32F401xC || STM32F401xE || STM32F411xE || STM32F446xx || STM32F469xx || STM32F479xx */
  1491. #endif /* defined(HAL_PCD_MODULE_ENABLED) || defined(HAL_HCD_MODULE_ENABLED) */
  1492. /**
  1493. * @}
  1494. */
  1495. /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/