stm32h7xx_hal_dma.h 63 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120
  1. /**
  2. ******************************************************************************
  3. * @file stm32h7xx_hal_dma.h
  4. * @author MCD Application Team
  5. * @version V1.0.0
  6. * @date 21-April-2017
  7. * @brief Header file of DMA HAL module.
  8. ******************************************************************************
  9. * @attention
  10. *
  11. * <h2><center>&copy; COPYRIGHT(c) 2017 STMicroelectronics</center></h2>
  12. *
  13. * Redistribution and use in source and binary forms, with or without modification,
  14. * are permitted provided that the following conditions are met:
  15. * 1. Redistributions of source code must retain the above copyright notice,
  16. * this list of conditions and the following disclaimer.
  17. * 2. Redistributions in binary form must reproduce the above copyright notice,
  18. * this list of conditions and the following disclaimer in the documentation
  19. * and/or other materials provided with the distribution.
  20. * 3. Neither the name of STMicroelectronics nor the names of its contributors
  21. * may be used to endorse or promote products derived from this software
  22. * without specific prior written permission.
  23. *
  24. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
  25. * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
  26. * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
  27. * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
  28. * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
  29. * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
  30. * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
  31. * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
  32. * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
  33. * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  34. *
  35. ******************************************************************************
  36. */
  37. /* Define to prevent recursive inclusion -------------------------------------*/
  38. #ifndef __STM32H7xx_HAL_DMA_H
  39. #define __STM32H7xx_HAL_DMA_H
  40. #ifdef __cplusplus
  41. extern "C" {
  42. #endif
  43. /* Includes ------------------------------------------------------------------*/
  44. #include "stm32h7xx_hal_def.h"
  45. /** @addtogroup STM32H7xx_HAL_Driver
  46. * @{
  47. */
  48. /** @addtogroup DMA
  49. * @{
  50. */
  51. /* Exported types ------------------------------------------------------------*/
  52. /** @defgroup DMA_Exported_Types DMA Exported Types
  53. * @brief DMA Exported Types
  54. * @{
  55. */
  56. /**
  57. * @brief DMA Configuration Structure definition
  58. */
  59. typedef struct
  60. {
  61. uint32_t Request; /*!< Specifies the request selected for the specified stream.
  62. This parameter can be a value of @ref DMA_Request_selection */
  63. uint32_t Direction; /*!< Specifies if the data will be transferred from memory to peripheral,
  64. from memory to memory or from peripheral to memory.
  65. This parameter can be a value of @ref DMA_Data_transfer_direction */
  66. uint32_t PeriphInc; /*!< Specifies whether the Peripheral address register should be incremented or not.
  67. This parameter can be a value of @ref DMA_Peripheral_incremented_mode */
  68. uint32_t MemInc; /*!< Specifies whether the memory address register should be incremented or not.
  69. This parameter can be a value of @ref DMA_Memory_incremented_mode */
  70. uint32_t PeriphDataAlignment; /*!< Specifies the Peripheral data width.
  71. This parameter can be a value of @ref DMA_Peripheral_data_size */
  72. uint32_t MemDataAlignment; /*!< Specifies the Memory data width.
  73. This parameter can be a value of @ref DMA_Memory_data_size */
  74. uint32_t Mode; /*!< Specifies the operation mode of the DMAy Streamx.
  75. This parameter can be a value of @ref DMA_mode
  76. @note The circular buffer mode cannot be used if the memory-to-memory
  77. data transfer is configured on the selected Stream */
  78. uint32_t Priority; /*!< Specifies the software priority for the DMAy Streamx.
  79. This parameter can be a value of @ref DMA_Priority_level */
  80. uint32_t FIFOMode; /*!< Specifies if the FIFO mode or Direct mode will be used for the specified stream.
  81. This parameter can be a value of @ref DMA_FIFO_direct_mode
  82. @note The Direct mode (FIFO mode disabled) cannot be used if the
  83. memory-to-memory data transfer is configured on the selected stream */
  84. uint32_t FIFOThreshold; /*!< Specifies the FIFO threshold level.
  85. This parameter can be a value of @ref DMA_FIFO_threshold_level */
  86. uint32_t MemBurst; /*!< Specifies the Burst transfer configuration for the memory transfers.
  87. It specifies the amount of data to be transferred in a single non interruptible
  88. transaction.
  89. This parameter can be a value of @ref DMA_Memory_burst
  90. @note The burst mode is possible only if the address Increment mode is enabled. */
  91. uint32_t PeriphBurst; /*!< Specifies the Burst transfer configuration for the peripheral transfers.
  92. It specifies the amount of data to be transferred in a single non interruptible
  93. transaction.
  94. This parameter can be a value of @ref DMA_Peripheral_burst
  95. @note The burst mode is possible only if the address Increment mode is enabled. */
  96. }DMA_InitTypeDef;
  97. /**
  98. * @brief HAL DMA State structures definition
  99. */
  100. typedef enum
  101. {
  102. HAL_DMA_STATE_RESET = 0x00U, /*!< DMA not yet initialized or disabled */
  103. HAL_DMA_STATE_READY = 0x01U, /*!< DMA initialized and ready for use */
  104. HAL_DMA_STATE_BUSY = 0x02U, /*!< DMA process is ongoing */
  105. HAL_DMA_STATE_ERROR = 0x03U, /*!< DMA error state */
  106. HAL_DMA_STATE_ABORT = 0x04U, /*!< DMA Abort state */
  107. }HAL_DMA_StateTypeDef;
  108. /**
  109. * @brief HAL DMA Transfer complete level structure definition
  110. */
  111. typedef enum
  112. {
  113. HAL_DMA_FULL_TRANSFER = 0x00U, /*!< Full transfer */
  114. HAL_DMA_HALF_TRANSFER = 0x01U, /*!< Half Transfer */
  115. }HAL_DMA_LevelCompleteTypeDef;
  116. /**
  117. * @brief HAL DMA Callbacks IDs structure definition
  118. */
  119. typedef enum
  120. {
  121. HAL_DMA_XFER_CPLT_CB_ID = 0x00U, /*!< Full transfer */
  122. HAL_DMA_XFER_HALFCPLT_CB_ID = 0x01U, /*!< Half Transfer */
  123. HAL_DMA_XFER_M1CPLT_CB_ID = 0x02U, /*!< M1 Full Transfer */
  124. HAL_DMA_XFER_M1HALFCPLT_CB_ID = 0x03U, /*!< M1 Half Transfer */
  125. HAL_DMA_XFER_ERROR_CB_ID = 0x04U, /*!< Error */
  126. HAL_DMA_XFER_ABORT_CB_ID = 0x05U, /*!< Abort */
  127. HAL_DMA_XFER_ALL_CB_ID = 0x06U /*!< All */
  128. }HAL_DMA_CallbackIDTypeDef;
  129. /**
  130. * @brief DMA handle Structure definition
  131. */
  132. typedef struct __DMA_HandleTypeDef
  133. {
  134. void *Instance; /*!< Register base address */
  135. DMA_InitTypeDef Init; /*!< DMA communication parameters */
  136. HAL_LockTypeDef Lock; /*!< DMA locking object */
  137. __IO HAL_DMA_StateTypeDef State; /*!< DMA transfer state */
  138. void *Parent; /*!< Parent object state */
  139. void (* XferCpltCallback)( struct __DMA_HandleTypeDef * hdma); /*!< DMA transfer complete callback */
  140. void (* XferHalfCpltCallback)( struct __DMA_HandleTypeDef * hdma); /*!< DMA Half transfer complete callback */
  141. void (* XferM1CpltCallback)( struct __DMA_HandleTypeDef * hdma); /*!< DMA transfer complete Memory1 callback */
  142. void (* XferM1HalfCpltCallback)( struct __DMA_HandleTypeDef * hdma); /*!< DMA transfer Half complete Memory1 callback */
  143. void (* XferErrorCallback)( struct __DMA_HandleTypeDef * hdma); /*!< DMA transfer error callback */
  144. void (* XferAbortCallback)( struct __DMA_HandleTypeDef * hdma); /*!< DMA transfer Abort callback */
  145. __IO uint32_t ErrorCode; /*!< DMA Error code */
  146. uint32_t StreamBaseAddress; /*!< DMA Stream Base Address */
  147. uint32_t StreamIndex; /*!< DMA Stream Index */
  148. DMAMUX_Channel_TypeDef *DMAmuxChannel; /*!< DMAMUX Channel Base Address */
  149. DMAMUX_ChannelStatus_TypeDef *DMAmuxChannelStatus; /*!< DMAMUX Channels Status Base Address */
  150. uint32_t DMAmuxChannelStatusMask; /*!< DMAMUX Channel Status Mask */
  151. DMAMUX_RequestGen_TypeDef *DMAmuxRequestGen; /*!< DMAMUX request generator Base Address */
  152. DMAMUX_RequestGenStatus_TypeDef *DMAmuxRequestGenStatus; /*!< DMAMUX request generator Status Address */
  153. uint32_t DMAmuxRequestGenStatusMask; /*!< DMAMUX request generator Status mask */
  154. }DMA_HandleTypeDef;
  155. /**
  156. * @}
  157. */
  158. /* Exported constants --------------------------------------------------------*/
  159. /** @defgroup DMA_Exported_Constants DMA Exported Constants
  160. * @brief DMA Exported constants
  161. * @{
  162. */
  163. /** @defgroup DMA_Error_Code DMA Error Code
  164. * @brief DMA Error Code
  165. * @{
  166. */
  167. #define HAL_DMA_ERROR_NONE ((uint32_t)0x00000000U) /*!< No error */
  168. #define HAL_DMA_ERROR_TE ((uint32_t)0x00000001U) /*!< Transfer error */
  169. #define HAL_DMA_ERROR_FE ((uint32_t)0x00000002U) /*!< FIFO error */
  170. #define HAL_DMA_ERROR_DME ((uint32_t)0x00000004U) /*!< Direct Mode error */
  171. #define HAL_DMA_ERROR_TIMEOUT ((uint32_t)0x00000020U) /*!< Timeout error */
  172. #define HAL_DMA_ERROR_PARAM ((uint32_t)0x00000040U) /*!< Parameter error */
  173. #define HAL_DMA_ERROR_NO_XFER ((uint32_t)0x00000080U) /*!< Abort requested with no Xfer ongoing */
  174. #define HAL_DMA_ERROR_NOT_SUPPORTED ((uint32_t)0x00000100U) /*!< Not supported mode */
  175. #define HAL_DMA_ERROR_SYNC ((uint32_t)0x00000200U) /*!< DMAMUX sync overrun error */
  176. #define HAL_DMA_ERROR_REQGEN ((uint32_t)0x00000400U) /*!< DMAMUX request generator overrun error */
  177. /**
  178. * @}
  179. */
  180. /** @defgroup DMA_Request_selection DMA Request selection
  181. * @brief DMA Request selection
  182. * @{
  183. */
  184. /* D2 Domain : DMAMUX1 requests */
  185. #define DMA_REQUEST_MEM2MEM ((uint32_t)0x00000000) /*!< memory to memory transfer */
  186. #define DMA_REQUEST_GENERATOR0 ((uint32_t)0x00000001) /*!< DMAMUX1 request generator 0 */
  187. #define DMA_REQUEST_GENERATOR1 ((uint32_t)0x00000002) /*!< DMAMUX1 request generator 1 */
  188. #define DMA_REQUEST_GENERATOR2 ((uint32_t)0x00000003) /*!< DMAMUX1 request generator 2 */
  189. #define DMA_REQUEST_GENERATOR3 ((uint32_t)0x00000004) /*!< DMAMUX1 request generator 3 */
  190. #define DMA_REQUEST_GENERATOR4 ((uint32_t)0x00000005) /*!< DMAMUX1 request generator 4 */
  191. #define DMA_REQUEST_GENERATOR5 ((uint32_t)0x00000006) /*!< DMAMUX1 request generator 5 */
  192. #define DMA_REQUEST_GENERATOR6 ((uint32_t)0x00000007) /*!< DMAMUX1 request generator 6 */
  193. #define DMA_REQUEST_GENERATOR7 ((uint32_t)0x00000008) /*!< DMAMUX1 request generator 7 */
  194. #define DMA_REQUEST_ADC1 ((uint32_t)0x00000009) /*!< DMAMUX1 ADC1 request */
  195. #define DMA_REQUEST_ADC2 ((uint32_t)0x0000000A) /*!< DMAMUX1 ADC2 request */
  196. #define DMA_REQUEST_TIM1_CH1 ((uint32_t)0x0000000B) /*!< DMAMUX1 TIM1 CH1 request */
  197. #define DMA_REQUEST_TIM1_CH2 ((uint32_t)0x0000000C) /*!< DMAMUX1 TIM1 CH2 request */
  198. #define DMA_REQUEST_TIM1_CH3 ((uint32_t)0x0000000D) /*!< DMAMUX1 TIM1 CH3 request */
  199. #define DMA_REQUEST_TIM1_CH4 ((uint32_t)0x0000000E) /*!< DMAMUX1 TIM1 CH4 request */
  200. #define DMA_REQUEST_TIM1_UP ((uint32_t)0x0000000F) /*!< DMAMUX1 TIM1 UP request */
  201. #define DMA_REQUEST_TIM1_TRIG ((uint32_t)0x00000010) /*!< DMAMUX1 TIM1 TRIG request */
  202. #define DMA_REQUEST_TIM1_COM ((uint32_t)0x00000011) /*!< DMAMUX1 TIM1 COM request */
  203. #define DMA_REQUEST_TIM2_CH1 ((uint32_t)0x00000012) /*!< DMAMUX1 TIM2 CH1 request */
  204. #define DMA_REQUEST_TIM2_CH2 ((uint32_t)0x00000013) /*!< DMAMUX1 TIM2 CH2 request */
  205. #define DMA_REQUEST_TIM2_CH3 ((uint32_t)0x00000014) /*!< DMAMUX1 TIM2 CH3 request */
  206. #define DMA_REQUEST_TIM2_CH4 ((uint32_t)0x00000015) /*!< DMAMUX1 TIM2 CH4 request */
  207. #define DMA_REQUEST_TIM2_UP ((uint32_t)0x00000016) /*!< DMAMUX1 TIM2 UP request */
  208. #define DMA_REQUEST_TIM3_CH1 ((uint32_t)0x00000017) /*!< DMAMUX1 TIM3 CH1 request */
  209. #define DMA_REQUEST_TIM3_CH2 ((uint32_t)0x00000018) /*!< DMAMUX1 TIM3 CH2 request */
  210. #define DMA_REQUEST_TIM3_CH3 ((uint32_t)0x00000019) /*!< DMAMUX1 TIM3 CH3 request */
  211. #define DMA_REQUEST_TIM3_CH4 ((uint32_t)0x0000001A) /*!< DMAMUX1 TIM3 CH4 request */
  212. #define DMA_REQUEST_TIM3_UP ((uint32_t)0x0000001B) /*!< DMAMUX1 TIM3 UP request */
  213. #define DMA_REQUEST_TIM3_TRIG ((uint32_t)0x0000001C) /*!< DMAMUX1 TIM3 TRIG request */
  214. #define DMA_REQUEST_TIM4_CH1 ((uint32_t)0x0000001D) /*!< DMAMUX1 TIM4 CH1 request */
  215. #define DMA_REQUEST_TIM4_CH2 ((uint32_t)0x0000001E) /*!< DMAMUX1 TIM4 CH2 request */
  216. #define DMA_REQUEST_TIM4_CH3 ((uint32_t)0x0000001F) /*!< DMAMUX1 TIM4 CH3 request */
  217. #define DMA_REQUEST_TIM4_UP ((uint32_t)0x00000020) /*!< DMAMUX1 TIM4 UP request */
  218. #define DMA_REQUEST_I2C1_RX ((uint32_t)0x00000021) /*!< DMAMUX1 I2C1 RX request */
  219. #define DMA_REQUEST_I2C1_TX ((uint32_t)0x00000022) /*!< DMAMUX1 I2C1 TX request */
  220. #define DMA_REQUEST_I2C2_RX ((uint32_t)0x00000023) /*!< DMAMUX1 I2C2 RX request */
  221. #define DMA_REQUEST_I2C2_TX ((uint32_t)0x00000024) /*!< DMAMUX1 I2C2 TX request */
  222. #define DMA_REQUEST_SPI1_RX ((uint32_t)0x00000025) /*!< DMAMUX1 SPI1 RX request */
  223. #define DMA_REQUEST_SPI1_TX ((uint32_t)0x00000026) /*!< DMAMUX1 SPI1 TX request */
  224. #define DMA_REQUEST_SPI2_RX ((uint32_t)0x00000027) /*!< DMAMUX1 SPI2 RX request */
  225. #define DMA_REQUEST_SPI2_TX ((uint32_t)0x00000028) /*!< DMAMUX1 SPI2 TX request */
  226. #define DMA_REQUEST_USART1_RX ((uint32_t)0x00000029) /*!< DMAMUX1 USART1 RX request */
  227. #define DMA_REQUEST_USART1_TX ((uint32_t)0x0000002A) /*!< DMAMUX1 USART1 TX request */
  228. #define DMA_REQUEST_USART2_RX ((uint32_t)0x0000002B) /*!< DMAMUX1 USART2 RX request */
  229. #define DMA_REQUEST_USART2_TX ((uint32_t)0x0000002C) /*!< DMAMUX1 USART2 TX request */
  230. #define DMA_REQUEST_USART3_RX ((uint32_t)0x0000002D) /*!< DMAMUX1 USART3 RX request */
  231. #define DMA_REQUEST_USART3_TX ((uint32_t)0x0000002E) /*!< DMAMUX1 USART3 TX request */
  232. #define DMA_REQUEST_TIM8_CH1 ((uint32_t)0x0000002F) /*!< DMAMUX1 TIM8 CH1 request */
  233. #define DMA_REQUEST_TIM8_CH2 ((uint32_t)0x00000030) /*!< DMAMUX1 TIM8 CH2 request */
  234. #define DMA_REQUEST_TIM8_CH3 ((uint32_t)0x00000031) /*!< DMAMUX1 TIM8 CH3 request */
  235. #define DMA_REQUEST_TIM8_CH4 ((uint32_t)0x00000032) /*!< DMAMUX1 TIM8 CH4 request */
  236. #define DMA_REQUEST_TIM8_UP ((uint32_t)0x00000033) /*!< DMAMUX1 TIM8 UP request */
  237. #define DMA_REQUEST_TIM8_TRIG ((uint32_t)0x00000034) /*!< DMAMUX1 TIM8 TRIG request */
  238. #define DMA_REQUEST_TIM8_COM ((uint32_t)0x00000035) /*!< DMAMUX1 TIM8 COM request */
  239. #define DMA_REQUEST_TIM5_CH1 ((uint32_t)0x00000037) /*!< DMAMUX1 TIM5 CH1 request */
  240. #define DMA_REQUEST_TIM5_CH2 ((uint32_t)0x00000038) /*!< DMAMUX1 TIM5 CH2 request */
  241. #define DMA_REQUEST_TIM5_CH3 ((uint32_t)0x00000039) /*!< DMAMUX1 TIM5 CH3 request */
  242. #define DMA_REQUEST_TIM5_CH4 ((uint32_t)0x0000003A) /*!< DMAMUX1 TIM5 CH4 request */
  243. #define DMA_REQUEST_TIM5_UP ((uint32_t)0x0000003B) /*!< DMAMUX1 TIM5 UP request */
  244. #define DMA_REQUEST_TIM5_TRIG ((uint32_t)0x0000003C) /*!< DMAMUX1 TIM5 TRIG request */
  245. #define DMA_REQUEST_SPI3_RX ((uint32_t)0x0000003D) /*!< DMAMUX1 SPI3 RX request */
  246. #define DMA_REQUEST_SPI3_TX ((uint32_t)0x0000003E) /*!< DMAMUX1 SPI3 TX request */
  247. #define DMA_REQUEST_UART4_RX ((uint32_t)0x0000003F) /*!< DMAMUX1 UART4 RX request */
  248. #define DMA_REQUEST_UART4_TX ((uint32_t)0x00000040) /*!< DMAMUX1 UART4 TX request */
  249. #define DMA_REQUEST_UART5_RX ((uint32_t)0x00000041) /*!< DMAMUX1 UART5 RX request */
  250. #define DMA_REQUEST_UART5_TX ((uint32_t)0x00000042) /*!< DMAMUX1 UART5 TX request */
  251. #define DMA_REQUEST_DAC1 ((uint32_t)0x00000043) /*!< DMAMUX1 DAC1 request */
  252. #define DMA_REQUEST_DAC2 ((uint32_t)0x00000044) /*!< DMAMUX1 DAC2 request */
  253. #define DMA_REQUEST_TIM6_UP ((uint32_t)0x00000045) /*!< DMAMUX1 TIM6 UP request */
  254. #define DMA_REQUEST_TIM7_UP ((uint32_t)0x00000046) /*!< DMAMUX1 TIM7 UP request */
  255. #define DMA_REQUEST_USART6_RX ((uint32_t)0x00000047) /*!< DMAMUX1 USART6 RX request */
  256. #define DMA_REQUEST_USART6_TX ((uint32_t)0x00000048) /*!< DMAMUX1 USART6 TX request */
  257. #define DMA_REQUEST_I2C3_RX ((uint32_t)0x00000049) /*!< DMAMUX1 I2C3 RX request */
  258. #define DMA_REQUEST_I2C3_TX ((uint32_t)0x0000004A) /*!< DMAMUX1 I2C3 TX request */
  259. #define DMA_REQUEST_DCMI ((uint32_t)0x0000004B) /*!< DMAMUX1 DCMI request */
  260. #define DMA_REQUEST_CRYP_IN ((uint32_t)0x0000004C) /*!< DMAMUX1 CRYP IN request */
  261. #define DMA_REQUEST_CRYP_OUT ((uint32_t)0x0000004D) /*!< DMAMUX1 CRYP OUT request */
  262. #define DMA_REQUEST_HASH_IN ((uint32_t)0x0000004E) /*!< DMAMUX1 HASH IN request */
  263. #define DMA_REQUEST_UART7_RX ((uint32_t)0x0000004F) /*!< DMAMUX1 UART7 RX request */
  264. #define DMA_REQUEST_UART7_TX ((uint32_t)0x00000050) /*!< DMAMUX1 UART7 TX request */
  265. #define DMA_REQUEST_UART8_RX ((uint32_t)0x00000051) /*!< DMAMUX1 UART8 RX request */
  266. #define DMA_REQUEST_UART8_TX ((uint32_t)0x00000052) /*!< DMAMUX1 UART8 TX request */
  267. #define DMA_REQUEST_SPI4_RX ((uint32_t)0x00000053) /*!< DMAMUX1 SPI4 RX request */
  268. #define DMA_REQUEST_SPI4_TX ((uint32_t)0x00000054) /*!< DMAMUX1 SPI4 TX request */
  269. #define DMA_REQUEST_SPI5_RX ((uint32_t)0x00000055) /*!< DMAMUX1 SPI5 RX request */
  270. #define DMA_REQUEST_SPI5_TX ((uint32_t)0x00000056) /*!< DMAMUX1 SPI5 TX request */
  271. #define DMA_REQUEST_SAI1_A ((uint32_t)0x00000057) /*!< DMAMUX1 SAI1 A request */
  272. #define DMA_REQUEST_SAI1_B ((uint32_t)0x00000058) /*!< DMAMUX1 SAI1 B request */
  273. #define DMA_REQUEST_SAI2_A ((uint32_t)0x00000059) /*!< DMAMUX1 SAI2 A request */
  274. #define DMA_REQUEST_SAI2_B ((uint32_t)0x0000005A) /*!< DMAMUX1 SAI2 B request */
  275. #define DMA_REQUEST_SWPMI_RX ((uint32_t)0x0000005B) /*!< DMAMUX1 SWPMI RX request */
  276. #define DMA_REQUEST_SWPMI_TX ((uint32_t)0x0000005C) /*!< DMAMUX1 SWPMI TX request */
  277. #define DMA_REQUEST_SPDIF_RX_DT ((uint32_t)0x0000005D) /*!< DMAMUX1 SPDIF RXDT request*/
  278. #define DMA_REQUEST_SPDIF_RX_CS ((uint32_t)0x0000005E) /*!< DMAMUX1 SPDIF RXCS request*/
  279. #define DMA_REQUEST_HRTIM_MASTER ((uint32_t)0x0000005F) /*!< DMAMUX1 HRTIM1 Master request 1 */
  280. #define DMA_REQUEST_HRTIM_TIMER_A ((uint32_t)0x00000060) /*!< DMAMUX1 HRTIM1 TimerA request 2 */
  281. #define DMA_REQUEST_HRTIM_TIMER_B ((uint32_t)0x00000061) /*!< DMAMUX1 HRTIM1 TimerB request 3 */
  282. #define DMA_REQUEST_HRTIM_TIMER_C ((uint32_t)0x00000062) /*!< DMAMUX1 HRTIM1 TimerC request 4 */
  283. #define DMA_REQUEST_HRTIM_TIMER_D ((uint32_t)0x00000063) /*!< DMAMUX1 HRTIM1 TimerD request 5 */
  284. #define DMA_REQUEST_HRTIM_TIMER_E ((uint32_t)0x00000064) /*!< DMAMUX1 HRTIM1 TimerE request 6 */
  285. #define DMA_REQUEST_DFSDM1_FLT0 ((uint32_t)0x00000065) /*!< DMAMUX1 DFSDM Filter0 request */
  286. #define DMA_REQUEST_DFSDM1_FLT1 ((uint32_t)0x00000066) /*!< DMAMUX1 DFSDM Filter1 request */
  287. #define DMA_REQUEST_DFSDM1_FLT2 ((uint32_t)0x00000067) /*!< DMAMUX1 DFSDM Filter2 request */
  288. #define DMA_REQUEST_DFSDM1_FLT3 ((uint32_t)0x00000068) /*!< DMAMUX1 DFSDM Filter3 request */
  289. #define DMA_REQUEST_TIM15_CH1 ((uint32_t)0x00000069) /*!< DMAMUX1 TIM15 CH1 request */
  290. #define DMA_REQUEST_TIM15_UP ((uint32_t)0x0000006A) /*!< DMAMUX1 TIM15 UP request */
  291. #define DMA_REQUEST_TIM15_TRIG ((uint32_t)0x0000006B) /*!< DMAMUX1 TIM15 TRIG request */
  292. #define DMA_REQUEST_TIM15_COM ((uint32_t)0x0000006C) /*!< DMAMUX1 TIM15 COM request */
  293. #define DMA_REQUEST_TIM16_CH1 ((uint32_t)0x0000006D) /*!< DMAMUX1 TIM16 CH1 request */
  294. #define DMA_REQUEST_TIM16_UP ((uint32_t)0x0000006E) /*!< DMAMUX1 TIM16 UP request */
  295. #define DMA_REQUEST_TIM17_CH1 ((uint32_t)0x0000006F) /*!< DMAMUX1 TIM17 CH1 request */
  296. #define DMA_REQUEST_TIM17_UP ((uint32_t)0x00000070) /*!< DMAMUX1 TIM17 UP request */
  297. #define DMA_REQUEST_SAI3_A ((uint32_t)0x00000071) /*!< DMAMUX1 SAI3 A request */
  298. #define DMA_REQUEST_SAI3_B ((uint32_t)0x00000072) /*!< DMAMUX1 SAI3 B request */
  299. #define DMA_REQUEST_ADC3 ((uint32_t)0x00000073) /*!< DMAMUX1 ADC3 request */
  300. /* D3 Domain : DMAMUX2 requests */
  301. #define BDMA_REQUEST_MEM2MEM ((uint32_t)0x00000000) /*!< memory to memory transfer */
  302. #define BDMA_REQUEST_GENERATOR0 ((uint32_t)0x10000001) /*!< DMAMUX2 request generator 0 */
  303. #define BDMA_REQUEST_GENERATOR1 ((uint32_t)0x10000002) /*!< DMAMUX2 request generator 1 */
  304. #define BDMA_REQUEST_GENERATOR2 ((uint32_t)0x10000003) /*!< DMAMUX2 request generator 2 */
  305. #define BDMA_REQUEST_GENERATOR3 ((uint32_t)0x10000004) /*!< DMAMUX2 request generator 3 */
  306. #define BDMA_REQUEST_GENERATOR4 ((uint32_t)0x10000005) /*!< DMAMUX2 request generator 4 */
  307. #define BDMA_REQUEST_GENERATOR5 ((uint32_t)0x10000006) /*!< DMAMUX2 request generator 5 */
  308. #define BDMA_REQUEST_GENERATOR6 ((uint32_t)0x10000007) /*!< DMAMUX2 request generator 6 */
  309. #define BDMA_REQUEST_GENERATOR7 ((uint32_t)0x10000008) /*!< DMAMUX2 request generator 7 */
  310. #define BDMA_REQUEST_LP_UART1_RX ((uint32_t)0x10000009) /*!< DMAMUX2 LP_UART1_RX request */
  311. #define BDMA_REQUEST_LP_UART1_TX ((uint32_t)0x1000000A) /*!< DMAMUX2 LP_UART1_TX request */
  312. #define BDMA_REQUEST_SPI6_RX ((uint32_t)0x1000000B) /*!< DMAMUX2 SPI6 RX request */
  313. #define BDMA_REQUEST_SPI6_TX ((uint32_t)0x1000000C) /*!< DMAMUX2 SPI6 TX request */
  314. #define BDMA_REQUEST_I2C4_RX ((uint32_t)0x1000000D) /*!< DMAMUX2 I2C4 RX request */
  315. #define BDMA_REQUEST_I2C4_TX ((uint32_t)0x1000000E) /*!< DMAMUX2 I2C4 TX request */
  316. #define BDMA_REQUEST_SAI4_A ((uint32_t)0x1000000F) /*!< DMAMUX2 SAI4 A request */
  317. #define BDMA_REQUEST_SAI4_B ((uint32_t)0x10000010) /*!< DMAMUX2 SAI4 B request */
  318. #define BDMA_REQUEST_ADC3 ((uint32_t)0x10000011) /*!< DMAMUX2 ADC3 request */
  319. /**
  320. * @}
  321. */
  322. /** @defgroup DMA_Data_transfer_direction DMA Data transfer direction
  323. * @brief DMA data transfer direction
  324. * @{
  325. */
  326. #define DMA_PERIPH_TO_MEMORY ((uint32_t)0x00000000U) /*!< Peripheral to memory direction */
  327. #define DMA_MEMORY_TO_PERIPH ((uint32_t)DMA_SxCR_DIR_0) /*!< Memory to peripheral direction */
  328. #define DMA_MEMORY_TO_MEMORY ((uint32_t)DMA_SxCR_DIR_1) /*!< Memory to memory direction */
  329. /**
  330. * @}
  331. */
  332. /** @defgroup DMA_Peripheral_incremented_mode DMA Peripheral incremented mode
  333. * @brief DMA peripheral incremented mode
  334. * @{
  335. */
  336. #define DMA_PINC_ENABLE ((uint32_t)DMA_SxCR_PINC) /*!< Peripheral increment mode enable */
  337. #define DMA_PINC_DISABLE ((uint32_t)0x00000000U) /*!< Peripheral increment mode disable */
  338. /**
  339. * @}
  340. */
  341. /** @defgroup DMA_Memory_incremented_mode DMA Memory incremented mode
  342. * @brief DMA memory incremented mode
  343. * @{
  344. */
  345. #define DMA_MINC_ENABLE ((uint32_t)DMA_SxCR_MINC) /*!< Memory increment mode enable */
  346. #define DMA_MINC_DISABLE ((uint32_t)0x00000000U) /*!< Memory increment mode disable */
  347. /**
  348. * @}
  349. */
  350. /** @defgroup DMA_Peripheral_data_size DMA Peripheral data size
  351. * @brief DMA peripheral data size
  352. * @{
  353. */
  354. #define DMA_PDATAALIGN_BYTE ((uint32_t)0x00000000U) /*!< Peripheral data alignment: Byte */
  355. #define DMA_PDATAALIGN_HALFWORD ((uint32_t)DMA_SxCR_PSIZE_0) /*!< Peripheral data alignment: HalfWord */
  356. #define DMA_PDATAALIGN_WORD ((uint32_t)DMA_SxCR_PSIZE_1) /*!< Peripheral data alignment: Word */
  357. /**
  358. * @}
  359. */
  360. /** @defgroup DMA_Memory_data_size DMA Memory data size
  361. * @brief DMA memory data size
  362. * @{
  363. */
  364. #define DMA_MDATAALIGN_BYTE ((uint32_t)0x00000000U) /*!< Memory data alignment: Byte */
  365. #define DMA_MDATAALIGN_HALFWORD ((uint32_t)DMA_SxCR_MSIZE_0) /*!< Memory data alignment: HalfWord */
  366. #define DMA_MDATAALIGN_WORD ((uint32_t)DMA_SxCR_MSIZE_1) /*!< Memory data alignment: Word */
  367. /**
  368. * @}
  369. */
  370. /** @defgroup DMA_mode DMA mode
  371. * @brief DMA mode
  372. * @{
  373. */
  374. #define DMA_NORMAL ((uint32_t)0x00000000U) /*!< Normal mode */
  375. #define DMA_CIRCULAR ((uint32_t)DMA_SxCR_CIRC) /*!< Circular mode */
  376. #define DMA_PFCTRL ((uint32_t)DMA_SxCR_PFCTRL) /*!< Peripheral flow control mode */
  377. /**
  378. * @}
  379. */
  380. /** @defgroup DMA_Priority_level DMA Priority level
  381. * @brief DMA priority levels
  382. * @{
  383. */
  384. #define DMA_PRIORITY_LOW ((uint32_t)0x00000000U) /*!< Priority level: Low */
  385. #define DMA_PRIORITY_MEDIUM ((uint32_t)DMA_SxCR_PL_0) /*!< Priority level: Medium */
  386. #define DMA_PRIORITY_HIGH ((uint32_t)DMA_SxCR_PL_1) /*!< Priority level: High */
  387. #define DMA_PRIORITY_VERY_HIGH ((uint32_t)DMA_SxCR_PL) /*!< Priority level: Very High */
  388. /**
  389. * @}
  390. */
  391. /** @defgroup DMA_FIFO_direct_mode DMA FIFO direct mode
  392. * @brief DMA FIFO direct mode
  393. * @{
  394. */
  395. #define DMA_FIFOMODE_DISABLE ((uint32_t)0x00000000U) /*!< FIFO mode disable */
  396. #define DMA_FIFOMODE_ENABLE ((uint32_t)DMA_SxFCR_DMDIS) /*!< FIFO mode enable */
  397. /**
  398. * @}
  399. */
  400. /** @defgroup DMA_FIFO_threshold_level DMA FIFO threshold level
  401. * @brief DMA FIFO level
  402. * @{
  403. */
  404. #define DMA_FIFO_THRESHOLD_1QUARTERFULL ((uint32_t)0x00000000U) /*!< FIFO threshold 1 quart full configuration */
  405. #define DMA_FIFO_THRESHOLD_HALFFULL ((uint32_t)DMA_SxFCR_FTH_0) /*!< FIFO threshold half full configuration */
  406. #define DMA_FIFO_THRESHOLD_3QUARTERSFULL ((uint32_t)DMA_SxFCR_FTH_1) /*!< FIFO threshold 3 quarts full configuration */
  407. #define DMA_FIFO_THRESHOLD_FULL ((uint32_t)DMA_SxFCR_FTH) /*!< FIFO threshold full configuration */
  408. /**
  409. * @}
  410. */
  411. /** @defgroup DMA_Memory_burst DMA Memory burst
  412. * @brief DMA memory burst
  413. * @{
  414. */
  415. #define DMA_MBURST_SINGLE ((uint32_t)0x00000000U)
  416. #define DMA_MBURST_INC4 ((uint32_t)DMA_SxCR_MBURST_0)
  417. #define DMA_MBURST_INC8 ((uint32_t)DMA_SxCR_MBURST_1)
  418. #define DMA_MBURST_INC16 ((uint32_t)DMA_SxCR_MBURST)
  419. /**
  420. * @}
  421. */
  422. /** @defgroup DMA_Peripheral_burst DMA Peripheral burst
  423. * @brief DMA peripheral burst
  424. * @{
  425. */
  426. #define DMA_PBURST_SINGLE ((uint32_t)0x00000000U)
  427. #define DMA_PBURST_INC4 ((uint32_t)DMA_SxCR_PBURST_0)
  428. #define DMA_PBURST_INC8 ((uint32_t)DMA_SxCR_PBURST_1)
  429. #define DMA_PBURST_INC16 ((uint32_t)DMA_SxCR_PBURST)
  430. /**
  431. * @}
  432. */
  433. /** @defgroup DMA_interrupt_enable_definitions DMA interrupt enable definitions
  434. * @brief DMA interrupts definition
  435. * @{
  436. */
  437. #define DMA_IT_TC ((uint32_t)DMA_SxCR_TCIE)
  438. #define DMA_IT_HT ((uint32_t)DMA_SxCR_HTIE)
  439. #define DMA_IT_TE ((uint32_t)DMA_SxCR_TEIE)
  440. #define DMA_IT_DME ((uint32_t)DMA_SxCR_DMEIE)
  441. #define DMA_IT_FE ((uint32_t)0x00000080U)
  442. /**
  443. * @}
  444. */
  445. /** @defgroup DMA_flag_definitions DMA flag definitions
  446. * @brief DMA flag definitions
  447. * @{
  448. */
  449. #define DMA_FLAG_FEIF0_4 ((uint32_t)0x00800001U)
  450. #define DMA_FLAG_DMEIF0_4 ((uint32_t)0x00800004U)
  451. #define DMA_FLAG_TEIF0_4 ((uint32_t)0x00000008U)
  452. #define DMA_FLAG_HTIF0_4 ((uint32_t)0x00000010U)
  453. #define DMA_FLAG_TCIF0_4 ((uint32_t)0x00000020U)
  454. #define DMA_FLAG_FEIF1_5 ((uint32_t)0x00000040U)
  455. #define DMA_FLAG_DMEIF1_5 ((uint32_t)0x00000100U)
  456. #define DMA_FLAG_TEIF1_5 ((uint32_t)0x00000200U)
  457. #define DMA_FLAG_HTIF1_5 ((uint32_t)0x00000400U)
  458. #define DMA_FLAG_TCIF1_5 ((uint32_t)0x00000800U)
  459. #define DMA_FLAG_FEIF2_6 ((uint32_t)0x00010000U)
  460. #define DMA_FLAG_DMEIF2_6 ((uint32_t)0x00040000U)
  461. #define DMA_FLAG_TEIF2_6 ((uint32_t)0x00080000U)
  462. #define DMA_FLAG_HTIF2_6 ((uint32_t)0x00100000U)
  463. #define DMA_FLAG_TCIF2_6 ((uint32_t)0x00200000U)
  464. #define DMA_FLAG_FEIF3_7 ((uint32_t)0x00400000U)
  465. #define DMA_FLAG_DMEIF3_7 ((uint32_t)0x01000000U)
  466. #define DMA_FLAG_TEIF3_7 ((uint32_t)0x02000000U)
  467. #define DMA_FLAG_HTIF3_7 ((uint32_t)0x04000000U)
  468. #define DMA_FLAG_TCIF3_7 ((uint32_t)0x08000000U)
  469. /**
  470. * @}
  471. */
  472. /** @defgroup BDMA_flag_definitions BDMA flag definitions
  473. * @brief BDMA flag definitions
  474. * @{
  475. */
  476. #define BDMA_FLAG_GL0 ((uint32_t)0x00000001)
  477. #define BDMA_FLAG_TC0 ((uint32_t)0x00000002)
  478. #define BDMA_FLAG_HT0 ((uint32_t)0x00000004)
  479. #define BDMA_FLAG_TE0 ((uint32_t)0x00000008)
  480. #define BDMA_FLAG_GL1 ((uint32_t)0x00000010)
  481. #define BDMA_FLAG_TC1 ((uint32_t)0x00000020)
  482. #define BDMA_FLAG_HT1 ((uint32_t)0x00000040)
  483. #define BDMA_FLAG_TE1 ((uint32_t)0x00000080)
  484. #define BDMA_FLAG_GL2 ((uint32_t)0x00000100)
  485. #define BDMA_FLAG_TC2 ((uint32_t)0x00000200)
  486. #define BDMA_FLAG_HT2 ((uint32_t)0x00000400)
  487. #define BDMA_FLAG_TE2 ((uint32_t)0x00000800)
  488. #define BDMA_FLAG_GL3 ((uint32_t)0x00001000)
  489. #define BDMA_FLAG_TC3 ((uint32_t)0x00002000)
  490. #define BDMA_FLAG_HT3 ((uint32_t)0x00004000)
  491. #define BDMA_FLAG_TE3 ((uint32_t)0x00008000)
  492. #define BDMA_FLAG_GL4 ((uint32_t)0x00010000)
  493. #define BDMA_FLAG_TC4 ((uint32_t)0x00020000)
  494. #define BDMA_FLAG_HT4 ((uint32_t)0x00040000)
  495. #define BDMA_FLAG_TE4 ((uint32_t)0x00080000)
  496. #define BDMA_FLAG_GL5 ((uint32_t)0x00100000)
  497. #define BDMA_FLAG_TC5 ((uint32_t)0x00200000)
  498. #define BDMA_FLAG_HT5 ((uint32_t)0x00400000)
  499. #define BDMA_FLAG_TE5 ((uint32_t)0x00800000)
  500. #define BDMA_FLAG_GL6 ((uint32_t)0x01000000)
  501. #define BDMA_FLAG_TC6 ((uint32_t)0x02000000)
  502. #define BDMA_FLAG_HT6 ((uint32_t)0x04000000)
  503. #define BDMA_FLAG_TE6 ((uint32_t)0x08000000)
  504. #define BDMA_FLAG_GL7 ((uint32_t)0x10000000)
  505. #define BDMA_FLAG_TC7 ((uint32_t)0x20000000)
  506. #define BDMA_FLAG_HT7 ((uint32_t)0x40000000)
  507. #define BDMA_FLAG_TE7 ((uint32_t)0x80000000)
  508. /**
  509. * @}
  510. */
  511. /**
  512. * @}
  513. */
  514. /* Exported macro ------------------------------------------------------------*/
  515. /** @defgroup DMA_Exported_Macros DMA Exported Macros
  516. * @{
  517. */
  518. /** @brief Reset DMA handle state
  519. * @param __HANDLE__: specifies the DMA handle.
  520. * @retval None
  521. */
  522. #define __HAL_DMA_RESET_HANDLE_STATE(__HANDLE__) ((__HANDLE__)->State = HAL_DMA_STATE_RESET)
  523. /**
  524. * @brief Return the current DMA Stream FIFO filled level.
  525. * @param __HANDLE__: DMA handle
  526. * @retval The FIFO filling state.
  527. * - DMA_FIFOStatus_Less1QuarterFull: when FIFO is less than 1 quarter-full
  528. * and not empty.
  529. * - DMA_FIFOStatus_1QuarterFull: if more than 1 quarter-full.
  530. * - DMA_FIFOStatus_HalfFull: if more than 1 half-full.
  531. * - DMA_FIFOStatus_3QuartersFull: if more than 3 quarters-full.
  532. * - DMA_FIFOStatus_Empty: when FIFO is empty
  533. * - DMA_FIFOStatus_Full: when FIFO is full
  534. */
  535. #define __HAL_DMA_GET_FS(__HANDLE__) ((IS_D2_DMA_INSTANCE(__HANDLE__))? (((DMA_Stream_TypeDef *)(__HANDLE__)->Instance)->FCR & (DMA_SxFCR_FS)) : 0)
  536. /**
  537. * @brief Enable the specified DMA Stream.
  538. * @param __HANDLE__: DMA handle
  539. * @retval None
  540. */
  541. #define __HAL_DMA_ENABLE(__HANDLE__) \
  542. ((IS_D2_DMA_INSTANCE(__HANDLE__))? (((DMA_Stream_TypeDef *)(__HANDLE__)->Instance)->CR |= DMA_SxCR_EN) : \
  543. (((BDMA_Channel_TypeDef *)(__HANDLE__)->Instance)->CCR |= BDMA_CCR_EN))
  544. /**
  545. * @brief Disable the specified DMA Stream.
  546. * @param __HANDLE__: DMA handle
  547. * @retval None
  548. */
  549. #define __HAL_DMA_DISABLE(__HANDLE__) \
  550. ((IS_D2_DMA_INSTANCE(__HANDLE__))? (((DMA_Stream_TypeDef *)(__HANDLE__)->Instance)->CR &= ~DMA_SxCR_EN) : \
  551. (((BDMA_Channel_TypeDef *)(__HANDLE__)->Instance)->CCR &= ~BDMA_CCR_EN))
  552. /* Interrupt & Flag management */
  553. /**
  554. * @brief Return the current DMA Stream transfer complete flag.
  555. * @param __HANDLE__: DMA handle
  556. * @retval The specified transfer complete flag index.
  557. */
  558. #define __HAL_DMA_GET_TC_FLAG_INDEX(__HANDLE__) \
  559. (((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream0))? DMA_FLAG_TCIF0_4 :\
  560. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream0))? DMA_FLAG_TCIF0_4 :\
  561. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream4))? DMA_FLAG_TCIF0_4 :\
  562. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream4))? DMA_FLAG_TCIF0_4 :\
  563. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream1))? DMA_FLAG_TCIF1_5 :\
  564. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream1))? DMA_FLAG_TCIF1_5 :\
  565. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream5))? DMA_FLAG_TCIF1_5 :\
  566. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream5))? DMA_FLAG_TCIF1_5 :\
  567. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream2))? DMA_FLAG_TCIF2_6 :\
  568. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream2))? DMA_FLAG_TCIF2_6 :\
  569. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream6))? DMA_FLAG_TCIF2_6 :\
  570. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream6))? DMA_FLAG_TCIF2_6 :\
  571. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream3))? DMA_FLAG_TCIF3_7 :\
  572. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream3))? DMA_FLAG_TCIF3_7 :\
  573. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream7))? DMA_FLAG_TCIF3_7 :\
  574. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream7))? DMA_FLAG_TCIF3_7 :\
  575. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)BDMA_Channel0))? BDMA_FLAG_TC0 :\
  576. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)BDMA_Channel1))? BDMA_FLAG_TC1 :\
  577. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)BDMA_Channel2))? BDMA_FLAG_TC2 :\
  578. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)BDMA_Channel3))? BDMA_FLAG_TC3 :\
  579. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)BDMA_Channel4))? BDMA_FLAG_TC4 :\
  580. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)BDMA_Channel5))? BDMA_FLAG_TC5 :\
  581. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)BDMA_Channel6))? BDMA_FLAG_TC6 :\
  582. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)BDMA_Channel7))? BDMA_FLAG_TC7 :\
  583. (uint32_t)0x00000000)
  584. /**
  585. * @brief Return the current DMA Stream half transfer complete flag.
  586. * @param __HANDLE__: DMA handle
  587. * @retval The specified half transfer complete flag index.
  588. */
  589. #define __HAL_DMA_GET_HT_FLAG_INDEX(__HANDLE__)\
  590. (((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream0))? DMA_FLAG_HTIF0_4 :\
  591. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream0))? DMA_FLAG_HTIF0_4 :\
  592. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream4))? DMA_FLAG_HTIF0_4 :\
  593. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream4))? DMA_FLAG_HTIF0_4 :\
  594. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream1))? DMA_FLAG_HTIF1_5 :\
  595. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream1))? DMA_FLAG_HTIF1_5 :\
  596. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream5))? DMA_FLAG_HTIF1_5 :\
  597. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream5))? DMA_FLAG_HTIF1_5 :\
  598. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream2))? DMA_FLAG_HTIF2_6 :\
  599. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream2))? DMA_FLAG_HTIF2_6 :\
  600. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream6))? DMA_FLAG_HTIF2_6 :\
  601. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream6))? DMA_FLAG_HTIF2_6 :\
  602. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream3))? DMA_FLAG_HTIF3_7 :\
  603. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream3))? DMA_FLAG_HTIF3_7 :\
  604. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream7))? DMA_FLAG_HTIF3_7 :\
  605. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream7))? DMA_FLAG_HTIF3_7 :\
  606. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)BDMA_Channel0))? BDMA_FLAG_HT0 :\
  607. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)BDMA_Channel1))? BDMA_FLAG_HT1 :\
  608. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)BDMA_Channel2))? BDMA_FLAG_HT2 :\
  609. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)BDMA_Channel3))? BDMA_FLAG_HT3 :\
  610. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)BDMA_Channel4))? BDMA_FLAG_HT4 :\
  611. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)BDMA_Channel5))? BDMA_FLAG_HT5 :\
  612. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)BDMA_Channel6))? BDMA_FLAG_HT6 :\
  613. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)BDMA_Channel7))? BDMA_FLAG_HT7 :\
  614. (uint32_t)0x00000000)
  615. /**
  616. * @brief Return the current DMA Stream transfer error flag.
  617. * @param __HANDLE__: DMA handle
  618. * @retval The specified transfer error flag index.
  619. */
  620. #define __HAL_DMA_GET_TE_FLAG_INDEX(__HANDLE__)\
  621. (((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream0))? DMA_FLAG_TEIF0_4 :\
  622. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream0))? DMA_FLAG_TEIF0_4 :\
  623. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream4))? DMA_FLAG_TEIF0_4 :\
  624. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream4))? DMA_FLAG_TEIF0_4 :\
  625. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream1))? DMA_FLAG_TEIF1_5 :\
  626. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream1))? DMA_FLAG_TEIF1_5 :\
  627. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream5))? DMA_FLAG_TEIF1_5 :\
  628. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream5))? DMA_FLAG_TEIF1_5 :\
  629. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream2))? DMA_FLAG_TEIF2_6 :\
  630. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream2))? DMA_FLAG_TEIF2_6 :\
  631. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream6))? DMA_FLAG_TEIF2_6 :\
  632. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream6))? DMA_FLAG_TEIF2_6 :\
  633. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream3))? DMA_FLAG_TEIF3_7 :\
  634. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream3))? DMA_FLAG_TEIF3_7 :\
  635. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream7))? DMA_FLAG_TEIF3_7 :\
  636. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream7))? DMA_FLAG_TEIF3_7 :\
  637. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)BDMA_Channel0))? BDMA_FLAG_TE0 :\
  638. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)BDMA_Channel1))? BDMA_FLAG_TE1 :\
  639. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)BDMA_Channel2))? BDMA_FLAG_TE2 :\
  640. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)BDMA_Channel3))? BDMA_FLAG_TE3 :\
  641. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)BDMA_Channel4))? BDMA_FLAG_TE4 :\
  642. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)BDMA_Channel5))? BDMA_FLAG_TE5 :\
  643. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)BDMA_Channel6))? BDMA_FLAG_TE6 :\
  644. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)BDMA_Channel7))? BDMA_FLAG_TE7 :\
  645. (uint32_t)0x00000000)
  646. /**
  647. * @brief Return the current DMA Stream FIFO error flag.
  648. * @param __HANDLE__: DMA handle
  649. * @retval The specified FIFO error flag index.
  650. */
  651. #define __HAL_DMA_GET_FE_FLAG_INDEX(__HANDLE__)\
  652. (((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream0))? DMA_FLAG_FEIF0_4 :\
  653. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream0))? DMA_FLAG_FEIF0_4 :\
  654. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream4))? DMA_FLAG_FEIF0_4 :\
  655. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream4))? DMA_FLAG_FEIF0_4 :\
  656. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream1))? DMA_FLAG_FEIF1_5 :\
  657. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream1))? DMA_FLAG_FEIF1_5 :\
  658. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream5))? DMA_FLAG_FEIF1_5 :\
  659. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream5))? DMA_FLAG_FEIF1_5 :\
  660. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream2))? DMA_FLAG_FEIF2_6 :\
  661. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream2))? DMA_FLAG_FEIF2_6 :\
  662. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream6))? DMA_FLAG_FEIF2_6 :\
  663. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream6))? DMA_FLAG_FEIF2_6 :\
  664. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream3))? DMA_FLAG_FEIF3_7 :\
  665. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream3))? DMA_FLAG_FEIF3_7 :\
  666. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream7))? DMA_FLAG_FEIF3_7 :\
  667. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream7))? DMA_FLAG_FEIF3_7 :\
  668. (uint32_t)0x00000000)
  669. /**
  670. * @brief Return the current DMA Stream direct mode error flag.
  671. * @param __HANDLE__: DMA handle
  672. * @retval The specified direct mode error flag index.
  673. */
  674. #define __HAL_DMA_GET_DME_FLAG_INDEX(__HANDLE__)\
  675. (((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream0))? DMA_FLAG_DMEIF0_4 :\
  676. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream0))? DMA_FLAG_DMEIF0_4 :\
  677. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream4))? DMA_FLAG_DMEIF0_4 :\
  678. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream4))? DMA_FLAG_DMEIF0_4 :\
  679. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream1))? DMA_FLAG_DMEIF1_5 :\
  680. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream1))? DMA_FLAG_DMEIF1_5 :\
  681. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream5))? DMA_FLAG_DMEIF1_5 :\
  682. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream5))? DMA_FLAG_DMEIF1_5 :\
  683. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream2))? DMA_FLAG_DMEIF2_6 :\
  684. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream2))? DMA_FLAG_DMEIF2_6 :\
  685. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream6))? DMA_FLAG_DMEIF2_6 :\
  686. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream6))? DMA_FLAG_DMEIF2_6 :\
  687. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream3))? DMA_FLAG_DMEIF3_7 :\
  688. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream3))? DMA_FLAG_DMEIF3_7 :\
  689. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Stream7))? DMA_FLAG_DMEIF3_7 :\
  690. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Stream7))? DMA_FLAG_DMEIF3_7 :\
  691. (uint32_t)0x00000000)
  692. /**
  693. * @brief Returns the current BDMA Channel Global interrupt flag.
  694. * @param __HANDLE__: DMA handle
  695. * @retval The specified transfer error flag index.
  696. */
  697. #define __HAL_BDMA_GET_GI_FLAG_INDEX(__HANDLE__)\
  698. (((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)BDMA_Channel0))? BDMA_ISR_GIF0 :\
  699. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)BDMA_Channel1))? BDMA_ISR_GIF1 :\
  700. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)BDMA_Channel2))? BDMA_ISR_GIF2 :\
  701. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)BDMA_Channel3))? BDMA_ISR_GIF3 :\
  702. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)BDMA_Channel4))? BDMA_ISR_GIF4 :\
  703. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)BDMA_Channel5))? BDMA_ISR_GIF5 :\
  704. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)BDMA_Channel6))? BDMA_ISR_GIF6 :\
  705. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)BDMA_Channel7))? BDMA_ISR_GIF7 :\
  706. (uint32_t)0x00000000)
  707. /**
  708. * @brief Get the DMA Stream pending flags.
  709. * @param __HANDLE__: DMA handle
  710. * @param __FLAG__: Get the specified flag.
  711. * This parameter can be any combination of the following values:
  712. * @arg DMA_FLAG_TCIFx: Transfer complete flag.
  713. * @arg DMA_FLAG_HTIFx: Half transfer complete flag.
  714. * @arg DMA_FLAG_TEIFx: Transfer error flag.
  715. * @arg DMA_FLAG_DMEIFx: Direct mode error flag.
  716. * @arg DMA_FLAG_FEIFx: FIFO error flag.
  717. * Where x can be 0_4, 1_5, 2_6 or 3_7 to select the DMA Stream flag.
  718. * @retval The state of FLAG (SET or RESET).
  719. */
  720. #define __HAL_DMA_GET_FLAG(__HANDLE__, __FLAG__)\
  721. (((uint32_t)((__HANDLE__)->Instance) > (uint32_t)DMA2_Stream7)? (BDMA->ISR & (__FLAG__)) :\
  722. ((uint32_t)((__HANDLE__)->Instance) > (uint32_t)DMA2_Stream3)? (DMA2->HISR & (__FLAG__)) :\
  723. ((uint32_t)((__HANDLE__)->Instance) > (uint32_t)DMA1_Stream7)? (DMA2->LISR & (__FLAG__)) :\
  724. ((uint32_t)((__HANDLE__)->Instance) > (uint32_t)DMA1_Stream3)? (DMA1->HISR & (__FLAG__)) : (DMA1->LISR & (__FLAG__)))
  725. /**
  726. * @brief Clear the DMA Stream pending flags.
  727. * @param __HANDLE__: DMA handle
  728. * @param __FLAG__: specifies the flag to clear.
  729. * This parameter can be any combination of the following values:
  730. * @arg DMA_FLAG_TCIFx: Transfer complete flag.
  731. * @arg DMA_FLAG_HTIFx: Half transfer complete flag.
  732. * @arg DMA_FLAG_TEIFx: Transfer error flag.
  733. * @arg DMA_FLAG_DMEIFx: Direct mode error flag.
  734. * @arg DMA_FLAG_FEIFx: FIFO error flag.
  735. * Where x can be 0_4, 1_5, 2_6 or 3_7 to select the DMA Stream flag.
  736. * @retval None
  737. */
  738. #define __HAL_DMA_CLEAR_FLAG(__HANDLE__, __FLAG__) \
  739. (((uint32_t)((__HANDLE__)->Instance) > (uint32_t)DMA2_Stream7)? (BDMA->IFCR = (__FLAG__)) :\
  740. ((uint32_t)((__HANDLE__)->Instance) > (uint32_t)DMA2_Stream3)? (DMA2->HIFCR = (__FLAG__)) :\
  741. ((uint32_t)((__HANDLE__)->Instance) > (uint32_t)DMA1_Stream7)? (DMA2->LIFCR = (__FLAG__)) :\
  742. ((uint32_t)((__HANDLE__)->Instance) > (uint32_t)DMA1_Stream3)? (DMA1->HIFCR = (__FLAG__)) : (DMA1->LIFCR = (__FLAG__)))
  743. #define D2_TO_D3_DMA_IT(__DMA_IT__) \
  744. ((((__DMA_IT__) & (DMA_IT_TC | DMA_IT_HT | DMA_IT_TE)) == (DMA_IT_TC | DMA_IT_HT | DMA_IT_TE)) ? (BDMA_CCR_TCIE | BDMA_CCR_HTIE |BDMA_CCR_TEIE) :\
  745. (((__DMA_IT__) & (DMA_IT_TC | DMA_IT_HT)) == (DMA_IT_TC | DMA_IT_HT)) ? (BDMA_CCR_TCIE | BDMA_CCR_HTIE) :\
  746. (((__DMA_IT__) & (DMA_IT_HT | DMA_IT_TE)) == (DMA_IT_HT | DMA_IT_TE)) ? (BDMA_CCR_HTIE |BDMA_CCR_TEIE) :\
  747. (((__DMA_IT__) & (DMA_IT_TC | DMA_IT_TE)) == (DMA_IT_TC | DMA_IT_TE)) ? (BDMA_CCR_TCIE |BDMA_CCR_TEIE) :\
  748. ((__DMA_IT__) == DMA_IT_TC) ? BDMA_CCR_TCIE :\
  749. ((__DMA_IT__) == DMA_IT_HT) ? BDMA_CCR_HTIE :\
  750. ((__DMA_IT__) == DMA_IT_TE) ? BDMA_CCR_TEIE :\
  751. (uint32_t)0x00000000)
  752. #define __HAL_DMA_D3_ENABLE_IT(__HANDLE__, __INTERRUPT__) \
  753. (((BDMA_Channel_TypeDef *)(__HANDLE__)->Instance)->CCR |= (D2_TO_D3_DMA_IT(__INTERRUPT__)))
  754. #define __HAL_DMA_D2_ENABLE_IT(__HANDLE__, __INTERRUPT__) (((__INTERRUPT__) != DMA_IT_FE)? \
  755. (((DMA_Stream_TypeDef *)(__HANDLE__)->Instance)->CR |= (__INTERRUPT__)) : (((DMA_Stream_TypeDef *)(__HANDLE__)->Instance)->FCR |= (__INTERRUPT__)))
  756. /**
  757. * @brief Enable the specified DMA Stream interrupts.
  758. * @param __HANDLE__: DMA handle
  759. * @param __INTERRUPT__: specifies the DMA interrupt sources to be enabled or disabled.
  760. * This parameter can be one of the following values:
  761. * @arg DMA_IT_TC: Transfer complete interrupt mask.
  762. * @arg DMA_IT_HT: Half transfer complete interrupt mask.
  763. * @arg DMA_IT_TE: Transfer error interrupt mask.
  764. * @arg DMA_IT_FE: FIFO error interrupt mask.
  765. * @arg DMA_IT_DME: Direct mode error interrupt.
  766. * @retval None
  767. */
  768. #define __HAL_DMA_ENABLE_IT(__HANDLE__, __INTERRUPT__) ((IS_D2_DMA_INSTANCE(__HANDLE__))?\
  769. (__HAL_DMA_D2_ENABLE_IT((__HANDLE__), (__INTERRUPT__))) :\
  770. (__HAL_DMA_D3_ENABLE_IT((__HANDLE__), (__INTERRUPT__))))
  771. #define __HAL_DMA_D3_DISABLE_IT(__HANDLE__, __INTERRUPT__) (((BDMA_Channel_TypeDef *)(__HANDLE__)->Instance)->CCR &= ~(D2_TO_D3_DMA_IT(__INTERRUPT__)))
  772. #define __HAL_DMA_D2_DISABLE_IT(__HANDLE__, __INTERRUPT__) (((__INTERRUPT__) != DMA_IT_FE)? \
  773. (((DMA_Stream_TypeDef *)(__HANDLE__)->Instance)->CR &= ~(__INTERRUPT__)) : (((DMA_Stream_TypeDef *)(__HANDLE__)->Instance)->FCR &= ~(__INTERRUPT__)))
  774. /**
  775. * @brief Disable the specified DMA Stream interrupts.
  776. * @param __HANDLE__: DMA handle
  777. * @param __INTERRUPT__: specifies the DMA interrupt sources to be enabled or disabled.
  778. * This parameter can be one of the following values:
  779. * @arg DMA_IT_TC: Transfer complete interrupt mask.
  780. * @arg DMA_IT_HT: Half transfer complete interrupt mask.
  781. * @arg DMA_IT_TE: Transfer error interrupt mask.
  782. * @arg DMA_IT_FE: FIFO error interrupt mask.
  783. * @arg DMA_IT_DME: Direct mode error interrupt.
  784. * @retval None
  785. */
  786. #define __HAL_DMA_DISABLE_IT(__HANDLE__, __INTERRUPT__) ((IS_D2_DMA_INSTANCE(__HANDLE__))?\
  787. (__HAL_DMA_D2_DISABLE_IT((__HANDLE__), (__INTERRUPT__))) :\
  788. (__HAL_DMA_D3_DISABLE_IT((__HANDLE__), (__INTERRUPT__))))
  789. #define __HAL_DMA_D3_GET_IT_SOURCE(__HANDLE__, __INTERRUPT__) ((((BDMA_Channel_TypeDef *)(__HANDLE__)->Instance)->CCR & (D2_TO_D3_DMA_IT(__INTERRUPT__))))
  790. #define __HAL_DMA_D2_GET_IT_SOURCE(__HANDLE__, __INTERRUPT__) (((__INTERRUPT__) != DMA_IT_FE)? \
  791. (((DMA_Stream_TypeDef *)(__HANDLE__)->Instance)->CR & (__INTERRUPT__)) : \
  792. (((DMA_Stream_TypeDef *)(__HANDLE__)->Instance)->FCR & (__INTERRUPT__)))
  793. /**
  794. * @brief Check whether the specified DMA Stream interrupt is enabled or not.
  795. * @param __HANDLE__: DMA handle
  796. * @param __INTERRUPT__: specifies the DMA interrupt source to check.
  797. * This parameter can be one of the following values:
  798. * @arg DMA_IT_TC: Transfer complete interrupt mask.
  799. * @arg DMA_IT_HT: Half transfer complete interrupt mask.
  800. * @arg DMA_IT_TE: Transfer error interrupt mask.
  801. * @arg DMA_IT_FE: FIFO error interrupt mask.
  802. * @arg DMA_IT_DME: Direct mode error interrupt.
  803. * @retval The state of DMA_IT.
  804. */
  805. #define __HAL_DMA_GET_IT_SOURCE(__HANDLE__, __INTERRUPT__) ((IS_D2_DMA_INSTANCE(__HANDLE__))? \
  806. (__HAL_DMA_D2_GET_IT_SOURCE((__HANDLE__), (__INTERRUPT__))) :\
  807. (__HAL_DMA_D3_GET_IT_SOURCE((__HANDLE__), (__INTERRUPT__))))
  808. /**
  809. * @brief Writes the number of data units to be transferred on the DMA Stream.
  810. * @param __HANDLE__: DMA handle
  811. * @param __COUNTER__: Number of data units to be transferred (from 0 to 65535)
  812. * Number of data items depends only on the Peripheral data format.
  813. *
  814. * @note If Peripheral data format is Bytes: number of data units is equal
  815. * to total number of bytes to be transferred.
  816. *
  817. * @note If Peripheral data format is Half-Word: number of data units is
  818. * equal to total number of bytes to be transferred / 2.
  819. *
  820. * @note If Peripheral data format is Word: number of data units is equal
  821. * to total number of bytes to be transferred / 4.
  822. *
  823. * @retval The number of remaining data units in the current DMAy Streamx transfer.
  824. */
  825. #define __HAL_DMA_SET_COUNTER(__HANDLE__, __COUNTER__) ((IS_D2_DMA_INSTANCE(__HANDLE__))? \
  826. (((DMA_Stream_TypeDef *)(__HANDLE__)->Instance)->NDTR = (uint16_t)(__COUNTER__)) :\
  827. (((BDMA_Channel_TypeDef *)(__HANDLE__)->Instance)->CNDTR = (uint16_t)(__COUNTER__)))
  828. /**
  829. * @brief Returns the number of remaining data units in the current DMAy Streamx transfer.
  830. * @param __HANDLE__: DMA handle
  831. *
  832. * @retval The number of remaining data units in the current DMA Stream transfer.
  833. */
  834. #define __HAL_DMA_GET_COUNTER(__HANDLE__) ((IS_D2_DMA_INSTANCE(__HANDLE__))?\
  835. (((DMA_Stream_TypeDef *)(__HANDLE__)->Instance)->NDTR) :\
  836. (((BDMA_Channel_TypeDef *)(__HANDLE__)->Instance)->CNDTR))
  837. /**
  838. * @}
  839. */
  840. /* Include DMA HAL Extension module */
  841. #include "stm32h7xx_hal_dma_ex.h"
  842. /* Exported functions --------------------------------------------------------*/
  843. /** @defgroup DMA_Exported_Functions DMA Exported Functions
  844. * @brief DMA Exported functions
  845. * @{
  846. */
  847. /** @defgroup DMA_Exported_Functions_Group1 Initialization and de-initialization functions
  848. * @brief Initialization and de-initialization functions
  849. * @{
  850. */
  851. HAL_StatusTypeDef HAL_DMA_Init(DMA_HandleTypeDef *hdma);
  852. HAL_StatusTypeDef HAL_DMA_DeInit(DMA_HandleTypeDef *hdma);
  853. /**
  854. * @}
  855. */
  856. /** @defgroup DMA_Exported_Functions_Group2 I/O operation functions
  857. * @brief I/O operation functions
  858. * @{
  859. */
  860. HAL_StatusTypeDef HAL_DMA_Start (DMA_HandleTypeDef *hdma, uint32_t SrcAddress, uint32_t DstAddress, uint32_t DataLength);
  861. HAL_StatusTypeDef HAL_DMA_Start_IT(DMA_HandleTypeDef *hdma, uint32_t SrcAddress, uint32_t DstAddress, uint32_t DataLength);
  862. HAL_StatusTypeDef HAL_DMA_Abort(DMA_HandleTypeDef *hdma);
  863. HAL_StatusTypeDef HAL_DMA_Abort_IT(DMA_HandleTypeDef *hdma);
  864. HAL_StatusTypeDef HAL_DMA_PollForTransfer(DMA_HandleTypeDef *hdma, HAL_DMA_LevelCompleteTypeDef CompleteLevel, uint32_t Timeout);
  865. void HAL_DMA_IRQHandler(DMA_HandleTypeDef *hdma);
  866. HAL_StatusTypeDef HAL_DMA_RegisterCallback(DMA_HandleTypeDef *hdma, HAL_DMA_CallbackIDTypeDef CallbackID, void (* pCallback)(DMA_HandleTypeDef *_hdma));
  867. HAL_StatusTypeDef HAL_DMA_UnRegisterCallback(DMA_HandleTypeDef *hdma, HAL_DMA_CallbackIDTypeDef CallbackID);
  868. /**
  869. * @}
  870. */
  871. /** @defgroup DMA_Exported_Functions_Group3 Peripheral State functions
  872. * @brief Peripheral State functions
  873. * @{
  874. */
  875. HAL_DMA_StateTypeDef HAL_DMA_GetState(DMA_HandleTypeDef *hdma);
  876. uint32_t HAL_DMA_GetError(DMA_HandleTypeDef *hdma);
  877. /**
  878. * @}
  879. */
  880. /**
  881. * @}
  882. */
  883. /* Private Constants -------------------------------------------------------------*/
  884. /** @defgroup DMA_Private_Constants DMA Private Constants
  885. * @brief DMA private defines and constants
  886. * @{
  887. */
  888. /**
  889. * @}
  890. */
  891. /* Private macros ------------------------------------------------------------*/
  892. /** @defgroup DMA_Private_Macros DMA Private Macros
  893. * @brief DMA private macros
  894. * @{
  895. */
  896. #define IS_DMA_D2_REQUEST(REQUEST) (((REQUEST) <= DMA_REQUEST_ADC3))
  897. #define IS_BDMA_D3_REQUEST(REQUEST) (((REQUEST) == BDMA_REQUEST_MEM2MEM) || \
  898. (((REQUEST) >= BDMA_REQUEST_GENERATOR0) && ((REQUEST) <= BDMA_REQUEST_ADC3)))
  899. #define IS_D2_DMA_INSTANCE(__HANDLE__) (((uint32_t)((__HANDLE__)->Instance) >= ((uint32_t)DMA1_Stream0)) && ((uint32_t)((__HANDLE__)->Instance) <= ((uint32_t)DMA2_Stream7)))
  900. #define IS_D3_DMA_INSTANCE(__HANDLE__) (((uint32_t)((__HANDLE__)->Instance) >= ((uint32_t)BDMA_Channel0)) && ((uint32_t)((__HANDLE__)->Instance) <= ((uint32_t)BDMA_Channel7)))
  901. #define IS_DMA_DIRECTION(DIRECTION) (((DIRECTION) == DMA_PERIPH_TO_MEMORY ) || \
  902. ((DIRECTION) == DMA_MEMORY_TO_PERIPH) || \
  903. ((DIRECTION) == DMA_MEMORY_TO_MEMORY))
  904. #define IS_DMA_BUFFER_SIZE(SIZE) (((SIZE) >= 0x01U) && ((SIZE) < 0x10000U))
  905. #define IS_DMA_PERIPHERAL_INC_STATE(STATE) (((STATE) == DMA_PINC_ENABLE) || \
  906. ((STATE) == DMA_PINC_DISABLE))
  907. #define IS_DMA_MEMORY_INC_STATE(STATE) (((STATE) == DMA_MINC_ENABLE) || \
  908. ((STATE) == DMA_MINC_DISABLE))
  909. #define IS_DMA_PERIPHERAL_DATA_SIZE(SIZE) (((SIZE) == DMA_PDATAALIGN_BYTE) || \
  910. ((SIZE) == DMA_PDATAALIGN_HALFWORD) || \
  911. ((SIZE) == DMA_PDATAALIGN_WORD))
  912. #define IS_DMA_MEMORY_DATA_SIZE(SIZE) (((SIZE) == DMA_MDATAALIGN_BYTE) || \
  913. ((SIZE) == DMA_MDATAALIGN_HALFWORD) || \
  914. ((SIZE) == DMA_MDATAALIGN_WORD ))
  915. #define IS_DMA_MODE(MODE) (((MODE) == DMA_NORMAL ) || \
  916. ((MODE) == DMA_CIRCULAR) || \
  917. ((MODE) == DMA_PFCTRL))
  918. #define IS_DMA_PRIORITY(PRIORITY) (((PRIORITY) == DMA_PRIORITY_LOW ) || \
  919. ((PRIORITY) == DMA_PRIORITY_MEDIUM) || \
  920. ((PRIORITY) == DMA_PRIORITY_HIGH) || \
  921. ((PRIORITY) == DMA_PRIORITY_VERY_HIGH))
  922. #define IS_DMA_FIFO_MODE_STATE(STATE) (((STATE) == DMA_FIFOMODE_DISABLE ) || \
  923. ((STATE) == DMA_FIFOMODE_ENABLE))
  924. #define IS_DMA_FIFO_THRESHOLD(THRESHOLD) (((THRESHOLD) == DMA_FIFO_THRESHOLD_1QUARTERFULL ) || \
  925. ((THRESHOLD) == DMA_FIFO_THRESHOLD_HALFFULL) || \
  926. ((THRESHOLD) == DMA_FIFO_THRESHOLD_3QUARTERSFULL) || \
  927. ((THRESHOLD) == DMA_FIFO_THRESHOLD_FULL))
  928. #define IS_DMA_MEMORY_BURST(BURST) (((BURST) == DMA_MBURST_SINGLE) || \
  929. ((BURST) == DMA_MBURST_INC4) || \
  930. ((BURST) == DMA_MBURST_INC8) || \
  931. ((BURST) == DMA_MBURST_INC16))
  932. #define IS_DMA_PERIPHERAL_BURST(BURST) (((BURST) == DMA_PBURST_SINGLE) || \
  933. ((BURST) == DMA_PBURST_INC4) || \
  934. ((BURST) == DMA_PBURST_INC8) || \
  935. ((BURST) == DMA_PBURST_INC16))
  936. /**
  937. * @}
  938. */
  939. /* Private functions ---------------------------------------------------------*/
  940. /** @defgroup DMA_Private_Functions DMA Private Functions
  941. * @brief DMA private functions
  942. * @{
  943. */
  944. /**
  945. * @}
  946. */
  947. /**
  948. * @}
  949. */
  950. /**
  951. * @}
  952. */
  953. #ifdef __cplusplus
  954. }
  955. #endif
  956. #endif /* __STM32H7xx_HAL_DMA_H */
  957. /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/