stm32l4xx_hal_spi.h 29 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705
  1. /**
  2. ******************************************************************************
  3. * @file stm32l4xx_hal_spi.h
  4. * @author MCD Application Team
  5. * @version V1.7.2
  6. * @date 16-June-2017
  7. * @brief Header file of SPI HAL module.
  8. ******************************************************************************
  9. * @attention
  10. *
  11. * <h2><center>&copy; COPYRIGHT(c) 2017 STMicroelectronics</center></h2>
  12. *
  13. * Redistribution and use in source and binary forms, with or without modification,
  14. * are permitted provided that the following conditions are met:
  15. * 1. Redistributions of source code must retain the above copyright notice,
  16. * this list of conditions and the following disclaimer.
  17. * 2. Redistributions in binary form must reproduce the above copyright notice,
  18. * this list of conditions and the following disclaimer in the documentation
  19. * and/or other materials provided with the distribution.
  20. * 3. Neither the name of STMicroelectronics nor the names of its contributors
  21. * may be used to endorse or promote products derived from this software
  22. * without specific prior written permission.
  23. *
  24. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
  25. * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
  26. * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
  27. * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
  28. * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
  29. * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
  30. * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
  31. * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
  32. * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
  33. * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  34. *
  35. ******************************************************************************
  36. */
  37. /* Define to prevent recursive inclusion -------------------------------------*/
  38. #ifndef __STM32L4xx_HAL_SPI_H
  39. #define __STM32L4xx_HAL_SPI_H
  40. #ifdef __cplusplus
  41. extern "C" {
  42. #endif
  43. /* Includes ------------------------------------------------------------------*/
  44. #include "stm32l4xx_hal_def.h"
  45. /** @addtogroup STM32L4xx_HAL_Driver
  46. * @{
  47. */
  48. /** @addtogroup SPI
  49. * @{
  50. */
  51. /* Exported types ------------------------------------------------------------*/
  52. /** @defgroup SPI_Exported_Types SPI Exported Types
  53. * @{
  54. */
  55. /**
  56. * @brief SPI Configuration Structure definition
  57. */
  58. typedef struct
  59. {
  60. uint32_t Mode; /*!< Specifies the SPI operating mode.
  61. This parameter can be a value of @ref SPI_Mode */
  62. uint32_t Direction; /*!< Specifies the SPI bidirectional mode state.
  63. This parameter can be a value of @ref SPI_Direction */
  64. uint32_t DataSize; /*!< Specifies the SPI data size.
  65. This parameter can be a value of @ref SPI_Data_Size */
  66. uint32_t CLKPolarity; /*!< Specifies the serial clock steady state.
  67. This parameter can be a value of @ref SPI_Clock_Polarity */
  68. uint32_t CLKPhase; /*!< Specifies the clock active edge for the bit capture.
  69. This parameter can be a value of @ref SPI_Clock_Phase */
  70. uint32_t NSS; /*!< Specifies whether the NSS signal is managed by
  71. hardware (NSS pin) or by software using the SSI bit.
  72. This parameter can be a value of @ref SPI_Slave_Select_management */
  73. uint32_t BaudRatePrescaler; /*!< Specifies the Baud Rate prescaler value which will be
  74. used to configure the transmit and receive SCK clock.
  75. This parameter can be a value of @ref SPI_BaudRate_Prescaler
  76. @note The communication clock is derived from the master
  77. clock. The slave clock does not need to be set. */
  78. uint32_t FirstBit; /*!< Specifies whether data transfers start from MSB or LSB bit.
  79. This parameter can be a value of @ref SPI_MSB_LSB_transmission */
  80. uint32_t TIMode; /*!< Specifies if the TI mode is enabled or not.
  81. This parameter can be a value of @ref SPI_TI_mode */
  82. uint32_t CRCCalculation; /*!< Specifies if the CRC calculation is enabled or not.
  83. This parameter can be a value of @ref SPI_CRC_Calculation */
  84. uint32_t CRCPolynomial; /*!< Specifies the polynomial used for the CRC calculation.
  85. This parameter must be an odd number between Min_Data = 1 and Max_Data = 65535 */
  86. uint32_t CRCLength; /*!< Specifies the CRC Length used for the CRC calculation.
  87. CRC Length is only used with Data8 and Data16, not other data size
  88. This parameter can be a value of @ref SPI_CRC_length */
  89. uint32_t NSSPMode; /*!< Specifies whether the NSSP signal is enabled or not .
  90. This parameter can be a value of @ref SPI_NSSP_Mode
  91. This mode is activated by the NSSP bit in the SPIx_CR2 register and
  92. it takes effect only if the SPI interface is configured as Motorola SPI
  93. master (FRF=0) with capture on the first edge (SPIx_CR1 CPHA = 0,
  94. CPOL setting is ignored).. */
  95. } SPI_InitTypeDef;
  96. /**
  97. * @brief HAL SPI State structure definition
  98. */
  99. typedef enum
  100. {
  101. HAL_SPI_STATE_RESET = 0x00U, /*!< Peripheral not Initialized */
  102. HAL_SPI_STATE_READY = 0x01U, /*!< Peripheral Initialized and ready for use */
  103. HAL_SPI_STATE_BUSY = 0x02U, /*!< an internal process is ongoing */
  104. HAL_SPI_STATE_BUSY_TX = 0x03U, /*!< Data Transmission process is ongoing */
  105. HAL_SPI_STATE_BUSY_RX = 0x04U, /*!< Data Reception process is ongoing */
  106. HAL_SPI_STATE_BUSY_TX_RX = 0x05U, /*!< Data Transmission and Reception process is ongoing */
  107. HAL_SPI_STATE_ERROR = 0x06U, /*!< SPI error state */
  108. HAL_SPI_STATE_ABORT = 0x07U /*!< SPI abort is ongoing */
  109. } HAL_SPI_StateTypeDef;
  110. /**
  111. * @brief SPI handle Structure definition
  112. */
  113. typedef struct __SPI_HandleTypeDef
  114. {
  115. SPI_TypeDef *Instance; /*!< SPI registers base address */
  116. SPI_InitTypeDef Init; /*!< SPI communication parameters */
  117. uint8_t *pTxBuffPtr; /*!< Pointer to SPI Tx transfer Buffer */
  118. uint16_t TxXferSize; /*!< SPI Tx Transfer size */
  119. __IO uint16_t TxXferCount; /*!< SPI Tx Transfer Counter */
  120. uint8_t *pRxBuffPtr; /*!< Pointer to SPI Rx transfer Buffer */
  121. uint16_t RxXferSize; /*!< SPI Rx Transfer size */
  122. __IO uint16_t RxXferCount; /*!< SPI Rx Transfer Counter */
  123. uint32_t CRCSize; /*!< SPI CRC size used for the transfer */
  124. void (*RxISR)(struct __SPI_HandleTypeDef *hspi); /*!< function pointer on Rx ISR */
  125. void (*TxISR)(struct __SPI_HandleTypeDef *hspi); /*!< function pointer on Tx ISR */
  126. DMA_HandleTypeDef *hdmatx; /*!< SPI Tx DMA Handle parameters */
  127. DMA_HandleTypeDef *hdmarx; /*!< SPI Rx DMA Handle parameters */
  128. HAL_LockTypeDef Lock; /*!< Locking object */
  129. __IO HAL_SPI_StateTypeDef State; /*!< SPI communication state */
  130. __IO uint32_t ErrorCode; /*!< SPI Error code */
  131. } SPI_HandleTypeDef;
  132. /**
  133. * @}
  134. */
  135. /* Exported constants --------------------------------------------------------*/
  136. /** @defgroup SPI_Exported_Constants SPI Exported Constants
  137. * @{
  138. */
  139. /** @defgroup SPI_Error_Code SPI Error Code
  140. * @{
  141. */
  142. #define HAL_SPI_ERROR_NONE (0x00000000U) /*!< No error */
  143. #define HAL_SPI_ERROR_MODF (0x00000001U) /*!< MODF error */
  144. #define HAL_SPI_ERROR_CRC (0x00000002U) /*!< CRC error */
  145. #define HAL_SPI_ERROR_OVR (0x00000004U) /*!< OVR error */
  146. #define HAL_SPI_ERROR_FRE (0x00000008U) /*!< FRE error */
  147. #define HAL_SPI_ERROR_DMA (0x00000010U) /*!< DMA transfer error */
  148. #define HAL_SPI_ERROR_FLAG (0x00000020U) /*!< Error on RXNE/TXE/BSY/FTLVL/FRLVL Flag */
  149. #define HAL_SPI_ERROR_ABORT (0x00000040U) /*!< Error during SPI Abort procedure */
  150. /**
  151. * @}
  152. */
  153. /** @defgroup SPI_Mode SPI Mode
  154. * @{
  155. */
  156. #define SPI_MODE_SLAVE (0x00000000U)
  157. #define SPI_MODE_MASTER (SPI_CR1_MSTR | SPI_CR1_SSI)
  158. /**
  159. * @}
  160. */
  161. /** @defgroup SPI_Direction SPI Direction Mode
  162. * @{
  163. */
  164. #define SPI_DIRECTION_2LINES (0x00000000U)
  165. #define SPI_DIRECTION_2LINES_RXONLY SPI_CR1_RXONLY
  166. #define SPI_DIRECTION_1LINE SPI_CR1_BIDIMODE
  167. /**
  168. * @}
  169. */
  170. /** @defgroup SPI_Data_Size SPI Data Size
  171. * @{
  172. */
  173. #define SPI_DATASIZE_4BIT (0x00000300U)
  174. #define SPI_DATASIZE_5BIT (0x00000400U)
  175. #define SPI_DATASIZE_6BIT (0x00000500U)
  176. #define SPI_DATASIZE_7BIT (0x00000600U)
  177. #define SPI_DATASIZE_8BIT (0x00000700U)
  178. #define SPI_DATASIZE_9BIT (0x00000800U)
  179. #define SPI_DATASIZE_10BIT (0x00000900U)
  180. #define SPI_DATASIZE_11BIT (0x00000A00U)
  181. #define SPI_DATASIZE_12BIT (0x00000B00U)
  182. #define SPI_DATASIZE_13BIT (0x00000C00U)
  183. #define SPI_DATASIZE_14BIT (0x00000D00U)
  184. #define SPI_DATASIZE_15BIT (0x00000E00U)
  185. #define SPI_DATASIZE_16BIT (0x00000F00U)
  186. /**
  187. * @}
  188. */
  189. /** @defgroup SPI_Clock_Polarity SPI Clock Polarity
  190. * @{
  191. */
  192. #define SPI_POLARITY_LOW (0x00000000U)
  193. #define SPI_POLARITY_HIGH SPI_CR1_CPOL
  194. /**
  195. * @}
  196. */
  197. /** @defgroup SPI_Clock_Phase SPI Clock Phase
  198. * @{
  199. */
  200. #define SPI_PHASE_1EDGE (0x00000000U)
  201. #define SPI_PHASE_2EDGE SPI_CR1_CPHA
  202. /**
  203. * @}
  204. */
  205. /** @defgroup SPI_Slave_Select_management SPI Slave Select Management
  206. * @{
  207. */
  208. #define SPI_NSS_SOFT SPI_CR1_SSM
  209. #define SPI_NSS_HARD_INPUT (0x00000000U)
  210. #define SPI_NSS_HARD_OUTPUT (SPI_CR2_SSOE << 16U)
  211. /**
  212. * @}
  213. */
  214. /** @defgroup SPI_NSSP_Mode SPI NSS Pulse Mode
  215. * @{
  216. */
  217. #define SPI_NSS_PULSE_ENABLE SPI_CR2_NSSP
  218. #define SPI_NSS_PULSE_DISABLE (0x00000000U)
  219. /**
  220. * @}
  221. */
  222. /** @defgroup SPI_BaudRate_Prescaler SPI BaudRate Prescaler
  223. * @{
  224. */
  225. #define SPI_BAUDRATEPRESCALER_2 (0x00000000U)
  226. #define SPI_BAUDRATEPRESCALER_4 (SPI_CR1_BR_0)
  227. #define SPI_BAUDRATEPRESCALER_8 (SPI_CR1_BR_1)
  228. #define SPI_BAUDRATEPRESCALER_16 (SPI_CR1_BR_1 | SPI_CR1_BR_0)
  229. #define SPI_BAUDRATEPRESCALER_32 (SPI_CR1_BR_2)
  230. #define SPI_BAUDRATEPRESCALER_64 (SPI_CR1_BR_2 | SPI_CR1_BR_0)
  231. #define SPI_BAUDRATEPRESCALER_128 (SPI_CR1_BR_2 | SPI_CR1_BR_1)
  232. #define SPI_BAUDRATEPRESCALER_256 (SPI_CR1_BR_2 | SPI_CR1_BR_1 | SPI_CR1_BR_0)
  233. /**
  234. * @}
  235. */
  236. /** @defgroup SPI_MSB_LSB_transmission SPI MSB LSB Transmission
  237. * @{
  238. */
  239. #define SPI_FIRSTBIT_MSB (0x00000000U)
  240. #define SPI_FIRSTBIT_LSB SPI_CR1_LSBFIRST
  241. /**
  242. * @}
  243. */
  244. /** @defgroup SPI_TI_mode SPI TI Mode
  245. * @{
  246. */
  247. #define SPI_TIMODE_DISABLE (0x00000000U)
  248. #define SPI_TIMODE_ENABLE SPI_CR2_FRF
  249. /**
  250. * @}
  251. */
  252. /** @defgroup SPI_CRC_Calculation SPI CRC Calculation
  253. * @{
  254. */
  255. #define SPI_CRCCALCULATION_DISABLE (0x00000000U)
  256. #define SPI_CRCCALCULATION_ENABLE SPI_CR1_CRCEN
  257. /**
  258. * @}
  259. */
  260. /** @defgroup SPI_CRC_length SPI CRC Length
  261. * @{
  262. * This parameter can be one of the following values:
  263. * SPI_CRC_LENGTH_DATASIZE: aligned with the data size
  264. * SPI_CRC_LENGTH_8BIT : CRC 8bit
  265. * SPI_CRC_LENGTH_16BIT : CRC 16bit
  266. */
  267. #define SPI_CRC_LENGTH_DATASIZE (0x00000000U)
  268. #define SPI_CRC_LENGTH_8BIT (0x00000001U)
  269. #define SPI_CRC_LENGTH_16BIT (0x00000002U)
  270. /**
  271. * @}
  272. */
  273. /** @defgroup SPI_FIFO_reception_threshold SPI FIFO Reception Threshold
  274. * @{
  275. * This parameter can be one of the following values:
  276. * SPI_RXFIFO_THRESHOLD or SPI_RXFIFO_THRESHOLD_QF :
  277. * RXNE event is generated if the FIFO
  278. * level is greater or equal to 1/2(16-bits).
  279. * SPI_RXFIFO_THRESHOLD_HF: RXNE event is generated if the FIFO
  280. * level is greater or equal to 1/4(8 bits). */
  281. #define SPI_RXFIFO_THRESHOLD SPI_CR2_FRXTH
  282. #define SPI_RXFIFO_THRESHOLD_QF SPI_CR2_FRXTH
  283. #define SPI_RXFIFO_THRESHOLD_HF (0x00000000U)
  284. /**
  285. * @}
  286. */
  287. /** @defgroup SPI_Interrupt_definition SPI Interrupt Definition
  288. * @{
  289. */
  290. #define SPI_IT_TXE SPI_CR2_TXEIE
  291. #define SPI_IT_RXNE SPI_CR2_RXNEIE
  292. #define SPI_IT_ERR SPI_CR2_ERRIE
  293. /**
  294. * @}
  295. */
  296. /** @defgroup SPI_Flags_definition SPI Flags Definition
  297. * @{
  298. */
  299. #define SPI_FLAG_RXNE SPI_SR_RXNE /* SPI status flag: Rx buffer not empty flag */
  300. #define SPI_FLAG_TXE SPI_SR_TXE /* SPI status flag: Tx buffer empty flag */
  301. #define SPI_FLAG_BSY SPI_SR_BSY /* SPI status flag: Busy flag */
  302. #define SPI_FLAG_CRCERR SPI_SR_CRCERR /* SPI Error flag: CRC error flag */
  303. #define SPI_FLAG_MODF SPI_SR_MODF /* SPI Error flag: Mode fault flag */
  304. #define SPI_FLAG_OVR SPI_SR_OVR /* SPI Error flag: Overrun flag */
  305. #define SPI_FLAG_FRE SPI_SR_FRE /* SPI Error flag: TI mode frame format error flag */
  306. #define SPI_FLAG_FTLVL SPI_SR_FTLVL /* SPI fifo transmission level */
  307. #define SPI_FLAG_FRLVL SPI_SR_FRLVL /* SPI fifo reception level */
  308. /**
  309. * @}
  310. */
  311. /** @defgroup SPI_transmission_fifo_status_level SPI Transmission FIFO Status Level
  312. * @{
  313. */
  314. #define SPI_FTLVL_EMPTY (0x00000000U)
  315. #define SPI_FTLVL_QUARTER_FULL (0x00000800U)
  316. #define SPI_FTLVL_HALF_FULL (0x00001000U)
  317. #define SPI_FTLVL_FULL (0x00001800U)
  318. /**
  319. * @}
  320. */
  321. /** @defgroup SPI_reception_fifo_status_level SPI Reception FIFO Status Level
  322. * @{
  323. */
  324. #define SPI_FRLVL_EMPTY (0x00000000U)
  325. #define SPI_FRLVL_QUARTER_FULL (0x00000200U)
  326. #define SPI_FRLVL_HALF_FULL (0x00000400U)
  327. #define SPI_FRLVL_FULL (0x00000600U)
  328. /**
  329. * @}
  330. */
  331. /**
  332. * @}
  333. */
  334. /* Exported macros -----------------------------------------------------------*/
  335. /** @defgroup SPI_Exported_Macros SPI Exported Macros
  336. * @{
  337. */
  338. /** @brief Reset SPI handle state.
  339. * @param __HANDLE__: specifies the SPI Handle.
  340. * This parameter can be SPI where x: 1, 2, or 3 to select the SPI peripheral.
  341. * @retval None
  342. */
  343. #define __HAL_SPI_RESET_HANDLE_STATE(__HANDLE__) ((__HANDLE__)->State = HAL_SPI_STATE_RESET)
  344. /** @brief Enable the specified SPI interrupts.
  345. * @param __HANDLE__: specifies the SPI Handle.
  346. * This parameter can be SPI where x: 1, 2, or 3 to select the SPI peripheral.
  347. * @param __INTERRUPT__: specifies the interrupt source to enable.
  348. * This parameter can be one of the following values:
  349. * @arg SPI_IT_TXE: Tx buffer empty interrupt enable
  350. * @arg SPI_IT_RXNE: RX buffer not empty interrupt enable
  351. * @arg SPI_IT_ERR: Error interrupt enable
  352. * @retval None
  353. */
  354. #define __HAL_SPI_ENABLE_IT(__HANDLE__, __INTERRUPT__) SET_BIT((__HANDLE__)->Instance->CR2, (__INTERRUPT__))
  355. /** @brief Disable the specified SPI interrupts.
  356. * @param __HANDLE__: specifies the SPI handle.
  357. * This parameter can be SPIx where x: 1, 2, or 3 to select the SPI peripheral.
  358. * @param __INTERRUPT__: specifies the interrupt source to disable.
  359. * This parameter can be one of the following values:
  360. * @arg SPI_IT_TXE: Tx buffer empty interrupt enable
  361. * @arg SPI_IT_RXNE: RX buffer not empty interrupt enable
  362. * @arg SPI_IT_ERR: Error interrupt enable
  363. * @retval None
  364. */
  365. #define __HAL_SPI_DISABLE_IT(__HANDLE__, __INTERRUPT__) CLEAR_BIT((__HANDLE__)->Instance->CR2, (__INTERRUPT__))
  366. /** @brief Check whether the specified SPI interrupt source is enabled or not.
  367. * @param __HANDLE__: specifies the SPI Handle.
  368. * This parameter can be SPI where x: 1, 2, or 3 to select the SPI peripheral.
  369. * @param __INTERRUPT__: specifies the SPI interrupt source to check.
  370. * This parameter can be one of the following values:
  371. * @arg SPI_IT_TXE: Tx buffer empty interrupt enable
  372. * @arg SPI_IT_RXNE: RX buffer not empty interrupt enable
  373. * @arg SPI_IT_ERR: Error interrupt enable
  374. * @retval The new state of __IT__ (TRUE or FALSE).
  375. */
  376. #define __HAL_SPI_GET_IT_SOURCE(__HANDLE__, __INTERRUPT__) ((((__HANDLE__)->Instance->CR2 & (__INTERRUPT__)) == (__INTERRUPT__)) ? SET : RESET)
  377. /** @brief Check whether the specified SPI flag is set or not.
  378. * @param __HANDLE__: specifies the SPI Handle.
  379. * This parameter can be SPI where x: 1, 2, or 3 to select the SPI peripheral.
  380. * @param __FLAG__: specifies the flag to check.
  381. * This parameter can be one of the following values:
  382. * @arg SPI_FLAG_RXNE: Receive buffer not empty flag
  383. * @arg SPI_FLAG_TXE: Transmit buffer empty flag
  384. * @arg SPI_FLAG_CRCERR: CRC error flag
  385. * @arg SPI_FLAG_MODF: Mode fault flag
  386. * @arg SPI_FLAG_OVR: Overrun flag
  387. * @arg SPI_FLAG_BSY: Busy flag
  388. * @arg SPI_FLAG_FRE: Frame format error flag
  389. * @arg SPI_FLAG_FTLVL: SPI fifo transmission level
  390. * @arg SPI_FLAG_FRLVL: SPI fifo reception level
  391. * @retval The new state of __FLAG__ (TRUE or FALSE).
  392. */
  393. #define __HAL_SPI_GET_FLAG(__HANDLE__, __FLAG__) ((((__HANDLE__)->Instance->SR) & (__FLAG__)) == (__FLAG__))
  394. /** @brief Clear the SPI CRCERR pending flag.
  395. * @param __HANDLE__: specifies the SPI Handle.
  396. * This parameter can be SPI where x: 1, 2, or 3 to select the SPI peripheral.
  397. * @retval None
  398. */
  399. #define __HAL_SPI_CLEAR_CRCERRFLAG(__HANDLE__) ((__HANDLE__)->Instance->SR = (uint16_t)(~SPI_FLAG_CRCERR))
  400. /** @brief Clear the SPI MODF pending flag.
  401. * @param __HANDLE__: specifies the SPI Handle.
  402. * This parameter can be SPI where x: 1, 2, or 3 to select the SPI peripheral.
  403. * @retval None
  404. */
  405. #define __HAL_SPI_CLEAR_MODFFLAG(__HANDLE__) \
  406. do{ \
  407. __IO uint32_t tmpreg_modf = 0x00U; \
  408. tmpreg_modf = (__HANDLE__)->Instance->SR; \
  409. CLEAR_BIT((__HANDLE__)->Instance->CR1, SPI_CR1_SPE); \
  410. UNUSED(tmpreg_modf); \
  411. } while(0U)
  412. /** @brief Clear the SPI OVR pending flag.
  413. * @param __HANDLE__: specifies the SPI Handle.
  414. * This parameter can be SPI where x: 1, 2, or 3 to select the SPI peripheral.
  415. * @retval None
  416. */
  417. #define __HAL_SPI_CLEAR_OVRFLAG(__HANDLE__) \
  418. do{ \
  419. __IO uint32_t tmpreg_ovr = 0x00U; \
  420. tmpreg_ovr = (__HANDLE__)->Instance->DR; \
  421. tmpreg_ovr = (__HANDLE__)->Instance->SR; \
  422. UNUSED(tmpreg_ovr); \
  423. } while(0U)
  424. /** @brief Clear the SPI FRE pending flag.
  425. * @param __HANDLE__: specifies the SPI Handle.
  426. * This parameter can be SPI where x: 1, 2, or 3 to select the SPI peripheral.
  427. * @retval None
  428. */
  429. #define __HAL_SPI_CLEAR_FREFLAG(__HANDLE__) \
  430. do{ \
  431. __IO uint32_t tmpreg_fre = 0x00U; \
  432. tmpreg_fre = (__HANDLE__)->Instance->SR; \
  433. UNUSED(tmpreg_fre); \
  434. }while(0U)
  435. /** @brief Enable the SPI peripheral.
  436. * @param __HANDLE__: specifies the SPI Handle.
  437. * This parameter can be SPI where x: 1, 2, or 3 to select the SPI peripheral.
  438. * @retval None
  439. */
  440. #define __HAL_SPI_ENABLE(__HANDLE__) SET_BIT((__HANDLE__)->Instance->CR1, SPI_CR1_SPE)
  441. /** @brief Disable the SPI peripheral.
  442. * @param __HANDLE__: specifies the SPI Handle.
  443. * This parameter can be SPI where x: 1, 2, or 3 to select the SPI peripheral.
  444. * @retval None
  445. */
  446. #define __HAL_SPI_DISABLE(__HANDLE__) CLEAR_BIT((__HANDLE__)->Instance->CR1, SPI_CR1_SPE)
  447. /**
  448. * @}
  449. */
  450. /* Private macros ------------------------------------------------------------*/
  451. /** @defgroup SPI_Private_Macros SPI Private Macros
  452. * @{
  453. */
  454. /** @brief Set the SPI transmit-only mode.
  455. * @param __HANDLE__: specifies the SPI Handle.
  456. * This parameter can be SPI where x: 1, 2, or 3 to select the SPI peripheral.
  457. * @retval None
  458. */
  459. #define SPI_1LINE_TX(__HANDLE__) SET_BIT((__HANDLE__)->Instance->CR1, SPI_CR1_BIDIOE)
  460. /** @brief Set the SPI receive-only mode.
  461. * @param __HANDLE__: specifies the SPI Handle.
  462. * This parameter can be SPI where x: 1, 2, or 3 to select the SPI peripheral.
  463. * @retval None
  464. */
  465. #define SPI_1LINE_RX(__HANDLE__) CLEAR_BIT((__HANDLE__)->Instance->CR1, SPI_CR1_BIDIOE)
  466. /** @brief Reset the CRC calculation of the SPI.
  467. * @param __HANDLE__: specifies the SPI Handle.
  468. * This parameter can be SPI where x: 1, 2, or 3 to select the SPI peripheral.
  469. * @retval None
  470. */
  471. #define SPI_RESET_CRC(__HANDLE__) do{CLEAR_BIT((__HANDLE__)->Instance->CR1, SPI_CR1_CRCEN);\
  472. SET_BIT((__HANDLE__)->Instance->CR1, SPI_CR1_CRCEN);}while(0U)
  473. #define IS_SPI_MODE(MODE) (((MODE) == SPI_MODE_SLAVE) || \
  474. ((MODE) == SPI_MODE_MASTER))
  475. #define IS_SPI_DIRECTION(MODE) (((MODE) == SPI_DIRECTION_2LINES) || \
  476. ((MODE) == SPI_DIRECTION_2LINES_RXONLY) || \
  477. ((MODE) == SPI_DIRECTION_1LINE))
  478. #define IS_SPI_DIRECTION_2LINES(MODE) ((MODE) == SPI_DIRECTION_2LINES)
  479. #define IS_SPI_DIRECTION_2LINES_OR_1LINE(MODE) (((MODE) == SPI_DIRECTION_2LINES) || \
  480. ((MODE) == SPI_DIRECTION_1LINE))
  481. #define IS_SPI_DATASIZE(DATASIZE) (((DATASIZE) == SPI_DATASIZE_16BIT) || \
  482. ((DATASIZE) == SPI_DATASIZE_15BIT) || \
  483. ((DATASIZE) == SPI_DATASIZE_14BIT) || \
  484. ((DATASIZE) == SPI_DATASIZE_13BIT) || \
  485. ((DATASIZE) == SPI_DATASIZE_12BIT) || \
  486. ((DATASIZE) == SPI_DATASIZE_11BIT) || \
  487. ((DATASIZE) == SPI_DATASIZE_10BIT) || \
  488. ((DATASIZE) == SPI_DATASIZE_9BIT) || \
  489. ((DATASIZE) == SPI_DATASIZE_8BIT) || \
  490. ((DATASIZE) == SPI_DATASIZE_7BIT) || \
  491. ((DATASIZE) == SPI_DATASIZE_6BIT) || \
  492. ((DATASIZE) == SPI_DATASIZE_5BIT) || \
  493. ((DATASIZE) == SPI_DATASIZE_4BIT))
  494. #define IS_SPI_CPOL(CPOL) (((CPOL) == SPI_POLARITY_LOW) || \
  495. ((CPOL) == SPI_POLARITY_HIGH))
  496. #define IS_SPI_CPHA(CPHA) (((CPHA) == SPI_PHASE_1EDGE) || \
  497. ((CPHA) == SPI_PHASE_2EDGE))
  498. #define IS_SPI_NSS(NSS) (((NSS) == SPI_NSS_SOFT) || \
  499. ((NSS) == SPI_NSS_HARD_INPUT) || \
  500. ((NSS) == SPI_NSS_HARD_OUTPUT))
  501. #define IS_SPI_NSSP(NSSP) (((NSSP) == SPI_NSS_PULSE_ENABLE) || \
  502. ((NSSP) == SPI_NSS_PULSE_DISABLE))
  503. #define IS_SPI_BAUDRATE_PRESCALER(PRESCALER) (((PRESCALER) == SPI_BAUDRATEPRESCALER_2) || \
  504. ((PRESCALER) == SPI_BAUDRATEPRESCALER_4) || \
  505. ((PRESCALER) == SPI_BAUDRATEPRESCALER_8) || \
  506. ((PRESCALER) == SPI_BAUDRATEPRESCALER_16) || \
  507. ((PRESCALER) == SPI_BAUDRATEPRESCALER_32) || \
  508. ((PRESCALER) == SPI_BAUDRATEPRESCALER_64) || \
  509. ((PRESCALER) == SPI_BAUDRATEPRESCALER_128) || \
  510. ((PRESCALER) == SPI_BAUDRATEPRESCALER_256))
  511. #define IS_SPI_FIRST_BIT(BIT) (((BIT) == SPI_FIRSTBIT_MSB) || \
  512. ((BIT) == SPI_FIRSTBIT_LSB))
  513. #define IS_SPI_TIMODE(MODE) (((MODE) == SPI_TIMODE_DISABLE) || \
  514. ((MODE) == SPI_TIMODE_ENABLE))
  515. #define IS_SPI_CRC_CALCULATION(CALCULATION) (((CALCULATION) == SPI_CRCCALCULATION_DISABLE) || \
  516. ((CALCULATION) == SPI_CRCCALCULATION_ENABLE))
  517. #define IS_SPI_CRC_LENGTH(LENGTH) (((LENGTH) == SPI_CRC_LENGTH_DATASIZE) ||\
  518. ((LENGTH) == SPI_CRC_LENGTH_8BIT) || \
  519. ((LENGTH) == SPI_CRC_LENGTH_16BIT))
  520. #define IS_SPI_CRC_POLYNOMIAL(POLYNOMIAL) (((POLYNOMIAL) >= 0x1U) && ((POLYNOMIAL) <= 0xFFFFU) && (((POLYNOMIAL)&0x1U) != 0U))
  521. #define IS_SPI_DMA_HANDLE(HANDLE) ((HANDLE) != NULL)
  522. /**
  523. * @}
  524. */
  525. /* Include SPI HAL Extended module */
  526. #include "stm32l4xx_hal_spi_ex.h"
  527. /* Exported functions --------------------------------------------------------*/
  528. /** @addtogroup SPI_Exported_Functions
  529. * @{
  530. */
  531. /** @addtogroup SPI_Exported_Functions_Group1
  532. * @{
  533. */
  534. /* Initialization/de-initialization functions ********************************/
  535. HAL_StatusTypeDef HAL_SPI_Init(SPI_HandleTypeDef *hspi);
  536. HAL_StatusTypeDef HAL_SPI_DeInit(SPI_HandleTypeDef *hspi);
  537. void HAL_SPI_MspInit(SPI_HandleTypeDef *hspi);
  538. void HAL_SPI_MspDeInit(SPI_HandleTypeDef *hspi);
  539. /**
  540. * @}
  541. */
  542. /** @addtogroup SPI_Exported_Functions_Group2
  543. * @{
  544. */
  545. /* I/O operation functions ***************************************************/
  546. HAL_StatusTypeDef HAL_SPI_Transmit(SPI_HandleTypeDef *hspi, uint8_t *pData, uint16_t Size, uint32_t Timeout);
  547. HAL_StatusTypeDef HAL_SPI_Receive(SPI_HandleTypeDef *hspi, uint8_t *pData, uint16_t Size, uint32_t Timeout);
  548. HAL_StatusTypeDef HAL_SPI_TransmitReceive(SPI_HandleTypeDef *hspi, uint8_t *pTxData, uint8_t *pRxData, uint16_t Size,
  549. uint32_t Timeout);
  550. HAL_StatusTypeDef HAL_SPI_Transmit_IT(SPI_HandleTypeDef *hspi, uint8_t *pData, uint16_t Size);
  551. HAL_StatusTypeDef HAL_SPI_Receive_IT(SPI_HandleTypeDef *hspi, uint8_t *pData, uint16_t Size);
  552. HAL_StatusTypeDef HAL_SPI_TransmitReceive_IT(SPI_HandleTypeDef *hspi, uint8_t *pTxData, uint8_t *pRxData,
  553. uint16_t Size);
  554. HAL_StatusTypeDef HAL_SPI_Transmit_DMA(SPI_HandleTypeDef *hspi, uint8_t *pData, uint16_t Size);
  555. HAL_StatusTypeDef HAL_SPI_Receive_DMA(SPI_HandleTypeDef *hspi, uint8_t *pData, uint16_t Size);
  556. HAL_StatusTypeDef HAL_SPI_TransmitReceive_DMA(SPI_HandleTypeDef *hspi, uint8_t *pTxData, uint8_t *pRxData,
  557. uint16_t Size);
  558. HAL_StatusTypeDef HAL_SPI_DMAPause(SPI_HandleTypeDef *hspi);
  559. HAL_StatusTypeDef HAL_SPI_DMAResume(SPI_HandleTypeDef *hspi);
  560. HAL_StatusTypeDef HAL_SPI_DMAStop(SPI_HandleTypeDef *hspi);
  561. /* Transfer Abort functions */
  562. HAL_StatusTypeDef HAL_SPI_Abort(SPI_HandleTypeDef *hspi);
  563. HAL_StatusTypeDef HAL_SPI_Abort_IT(SPI_HandleTypeDef *hspi);
  564. void HAL_SPI_IRQHandler(SPI_HandleTypeDef *hspi);
  565. void HAL_SPI_TxCpltCallback(SPI_HandleTypeDef *hspi);
  566. void HAL_SPI_RxCpltCallback(SPI_HandleTypeDef *hspi);
  567. void HAL_SPI_TxRxCpltCallback(SPI_HandleTypeDef *hspi);
  568. void HAL_SPI_TxHalfCpltCallback(SPI_HandleTypeDef *hspi);
  569. void HAL_SPI_RxHalfCpltCallback(SPI_HandleTypeDef *hspi);
  570. void HAL_SPI_TxRxHalfCpltCallback(SPI_HandleTypeDef *hspi);
  571. void HAL_SPI_ErrorCallback(SPI_HandleTypeDef *hspi);
  572. void HAL_SPI_AbortCpltCallback(SPI_HandleTypeDef *hspi);
  573. /**
  574. * @}
  575. */
  576. /** @addtogroup SPI_Exported_Functions_Group3
  577. * @{
  578. */
  579. /* Peripheral State and Error functions ***************************************/
  580. HAL_SPI_StateTypeDef HAL_SPI_GetState(SPI_HandleTypeDef *hspi);
  581. uint32_t HAL_SPI_GetError(SPI_HandleTypeDef *hspi);
  582. /**
  583. * @}
  584. */
  585. /**
  586. * @}
  587. */
  588. /**
  589. * @}
  590. */
  591. /**
  592. * @}
  593. */
  594. #ifdef __cplusplus
  595. }
  596. #endif
  597. #endif /* __STM32L4xx_HAL_SPI_H */
  598. /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/