stm32l4xx_ll_wwdg.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342
  1. /**
  2. ******************************************************************************
  3. * @file stm32l4xx_ll_wwdg.h
  4. * @author MCD Application Team
  5. * @version V1.7.2
  6. * @date 16-June-2017
  7. * @brief Header file of WWDG LL module.
  8. ******************************************************************************
  9. * @attention
  10. *
  11. * <h2><center>&copy; COPYRIGHT(c) 2017 STMicroelectronics</center></h2>
  12. *
  13. * Redistribution and use in source and binary forms, with or without modification,
  14. * are permitted provided that the following conditions are met:
  15. * 1. Redistributions of source code must retain the above copyright notice,
  16. * this list of conditions and the following disclaimer.
  17. * 2. Redistributions in binary form must reproduce the above copyright notice,
  18. * this list of conditions and the following disclaimer in the documentation
  19. * and/or other materials provided with the distribution.
  20. * 3. Neither the name of STMicroelectronics nor the names of its contributors
  21. * may be used to endorse or promote products derived from this software
  22. * without specific prior written permission.
  23. *
  24. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
  25. * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
  26. * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
  27. * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
  28. * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
  29. * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
  30. * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
  31. * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
  32. * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
  33. * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  34. *
  35. ******************************************************************************
  36. */
  37. /* Define to prevent recursive inclusion -------------------------------------*/
  38. #ifndef __STM32L4xx_LL_WWDG_H
  39. #define __STM32L4xx_LL_WWDG_H
  40. #ifdef __cplusplus
  41. extern "C" {
  42. #endif
  43. /* Includes ------------------------------------------------------------------*/
  44. #include "stm32l4xx.h"
  45. /** @addtogroup STM32L4xx_LL_Driver
  46. * @{
  47. */
  48. #if defined (WWDG)
  49. /** @defgroup WWDG_LL WWDG
  50. * @{
  51. */
  52. /* Private types -------------------------------------------------------------*/
  53. /* Private variables ---------------------------------------------------------*/
  54. /* Private constants ---------------------------------------------------------*/
  55. /* Private macros ------------------------------------------------------------*/
  56. /* Exported types ------------------------------------------------------------*/
  57. /* Exported constants --------------------------------------------------------*/
  58. /** @defgroup WWDG_LL_Exported_Constants WWDG Exported Constants
  59. * @{
  60. */
  61. /** @defgroup WWDG_LL_EC_IT IT Defines
  62. * @brief IT defines which can be used with LL_WWDG_ReadReg and LL_WWDG_WriteReg functions
  63. * @{
  64. */
  65. #define LL_WWDG_CFR_EWI WWDG_CFR_EWI
  66. /**
  67. * @}
  68. */
  69. /** @defgroup WWDG_LL_EC_PRESCALER PRESCALER
  70. * @{
  71. */
  72. #define LL_WWDG_PRESCALER_1 0x00000000U /*!< WWDG counter clock = (PCLK1/4096)/1 */
  73. #define LL_WWDG_PRESCALER_2 WWDG_CFR_WDGTB_0 /*!< WWDG counter clock = (PCLK1/4096)/2 */
  74. #define LL_WWDG_PRESCALER_4 WWDG_CFR_WDGTB_1 /*!< WWDG counter clock = (PCLK1/4096)/4 */
  75. #define LL_WWDG_PRESCALER_8 (WWDG_CFR_WDGTB_0 | WWDG_CFR_WDGTB_1) /*!< WWDG counter clock = (PCLK1/4096)/8 */
  76. /**
  77. * @}
  78. */
  79. /**
  80. * @}
  81. */
  82. /* Exported macro ------------------------------------------------------------*/
  83. /** @defgroup WWDG_LL_Exported_Macros WWDG Exported Macros
  84. * @{
  85. */
  86. /** @defgroup WWDG_LL_EM_WRITE_READ Common Write and read registers macros
  87. * @{
  88. */
  89. /**
  90. * @brief Write a value in WWDG register
  91. * @param __INSTANCE__ WWDG Instance
  92. * @param __REG__ Register to be written
  93. * @param __VALUE__ Value to be written in the register
  94. * @retval None
  95. */
  96. #define LL_WWDG_WriteReg(__INSTANCE__, __REG__, __VALUE__) WRITE_REG(__INSTANCE__->__REG__, (__VALUE__))
  97. /**
  98. * @brief Read a value in WWDG register
  99. * @param __INSTANCE__ WWDG Instance
  100. * @param __REG__ Register to be read
  101. * @retval Register value
  102. */
  103. #define LL_WWDG_ReadReg(__INSTANCE__, __REG__) READ_REG(__INSTANCE__->__REG__)
  104. /**
  105. * @}
  106. */
  107. /**
  108. * @}
  109. */
  110. /* Exported functions --------------------------------------------------------*/
  111. /** @defgroup WWDG_LL_Exported_Functions WWDG Exported Functions
  112. * @{
  113. */
  114. /** @defgroup WWDG_LL_EF_Configuration Configuration
  115. * @{
  116. */
  117. /**
  118. * @brief Enable Window Watchdog. The watchdog is always disabled after a reset.
  119. * @note It is enabled by setting the WDGA bit in the WWDG_CR register,
  120. * then it cannot be disabled again except by a reset.
  121. * This bit is set by software and only cleared by hardware after a reset.
  122. * When WDGA = 1, the watchdog can generate a reset.
  123. * @rmtoll CR WDGA LL_WWDG_Enable
  124. * @param WWDGx WWDG Instance
  125. * @retval None
  126. */
  127. __STATIC_INLINE void LL_WWDG_Enable(WWDG_TypeDef *WWDGx)
  128. {
  129. SET_BIT(WWDGx->CR, WWDG_CR_WDGA);
  130. }
  131. /**
  132. * @brief Checks if Window Watchdog is enabled
  133. * @rmtoll CR WDGA LL_WWDG_IsEnabled
  134. * @param WWDGx WWDG Instance
  135. * @retval State of bit (1 or 0).
  136. */
  137. __STATIC_INLINE uint32_t LL_WWDG_IsEnabled(WWDG_TypeDef *WWDGx)
  138. {
  139. return (READ_BIT(WWDGx->CR, WWDG_CR_WDGA) == (WWDG_CR_WDGA));
  140. }
  141. /**
  142. * @brief Set the Watchdog counter value to provided value (7-bits T[6:0])
  143. * @note When writing to the WWDG_CR register, always write 1 in the MSB b6 to avoid generating an immediate reset
  144. * This counter is decremented every (4096 x 2expWDGTB) PCLK cycles
  145. * A reset is produced when it rolls over from 0x40 to 0x3F (bit T6 becomes cleared)
  146. * Setting the counter lower then 0x40 causes an immediate reset (if WWDG enabled)
  147. * @rmtoll CR T LL_WWDG_SetCounter
  148. * @param WWDGx WWDG Instance
  149. * @param Counter 0..0x7F (7 bit counter value)
  150. * @retval None
  151. */
  152. __STATIC_INLINE void LL_WWDG_SetCounter(WWDG_TypeDef *WWDGx, uint32_t Counter)
  153. {
  154. MODIFY_REG(WWDGx->CR, WWDG_CR_T, Counter);
  155. }
  156. /**
  157. * @brief Return current Watchdog Counter Value (7 bits counter value)
  158. * @rmtoll CR T LL_WWDG_GetCounter
  159. * @param WWDGx WWDG Instance
  160. * @retval 7 bit Watchdog Counter value
  161. */
  162. __STATIC_INLINE uint32_t LL_WWDG_GetCounter(WWDG_TypeDef *WWDGx)
  163. {
  164. return (uint32_t)(READ_BIT(WWDGx->CR, WWDG_CR_T));
  165. }
  166. /**
  167. * @brief Set the time base of the prescaler (WDGTB).
  168. * @note Prescaler is used to apply ratio on PCLK clock, so that Watchdog counter
  169. * is decremented every (4096 x 2expWDGTB) PCLK cycles
  170. * @rmtoll CFR WDGTB LL_WWDG_SetPrescaler
  171. * @param WWDGx WWDG Instance
  172. * @param Prescaler This parameter can be one of the following values:
  173. * @arg @ref LL_WWDG_PRESCALER_1
  174. * @arg @ref LL_WWDG_PRESCALER_2
  175. * @arg @ref LL_WWDG_PRESCALER_4
  176. * @arg @ref LL_WWDG_PRESCALER_8
  177. * @retval None
  178. */
  179. __STATIC_INLINE void LL_WWDG_SetPrescaler(WWDG_TypeDef *WWDGx, uint32_t Prescaler)
  180. {
  181. MODIFY_REG(WWDGx->CFR, WWDG_CFR_WDGTB, Prescaler);
  182. }
  183. /**
  184. * @brief Return current Watchdog Prescaler Value
  185. * @rmtoll CFR WDGTB LL_WWDG_GetPrescaler
  186. * @param WWDGx WWDG Instance
  187. * @retval Returned value can be one of the following values:
  188. * @arg @ref LL_WWDG_PRESCALER_1
  189. * @arg @ref LL_WWDG_PRESCALER_2
  190. * @arg @ref LL_WWDG_PRESCALER_4
  191. * @arg @ref LL_WWDG_PRESCALER_8
  192. */
  193. __STATIC_INLINE uint32_t LL_WWDG_GetPrescaler(WWDG_TypeDef *WWDGx)
  194. {
  195. return (uint32_t)(READ_BIT(WWDGx->CFR, WWDG_CFR_WDGTB));
  196. }
  197. /**
  198. * @brief Set the Watchdog Window value to be compared to the downcounter (7-bits W[6:0]).
  199. * @note This window value defines when write in the WWDG_CR register
  200. * to program Watchdog counter is allowed.
  201. * Watchdog counter value update must occur only when the counter value
  202. * is lower than the Watchdog window register value.
  203. * Otherwise, a MCU reset is generated if the 7-bit Watchdog counter value
  204. * (in the control register) is refreshed before the downcounter has reached
  205. * the watchdog window register value.
  206. * Physically is possible to set the Window lower then 0x40 but it is not recommended.
  207. * To generate an immediate reset, it is possible to set the Counter lower than 0x40.
  208. * @rmtoll CFR W LL_WWDG_SetWindow
  209. * @param WWDGx WWDG Instance
  210. * @param Window 0x00..0x7F (7 bit Window value)
  211. * @retval None
  212. */
  213. __STATIC_INLINE void LL_WWDG_SetWindow(WWDG_TypeDef *WWDGx, uint32_t Window)
  214. {
  215. MODIFY_REG(WWDGx->CFR, WWDG_CFR_W, Window);
  216. }
  217. /**
  218. * @brief Return current Watchdog Window Value (7 bits value)
  219. * @rmtoll CFR W LL_WWDG_GetWindow
  220. * @param WWDGx WWDG Instance
  221. * @retval 7 bit Watchdog Window value
  222. */
  223. __STATIC_INLINE uint32_t LL_WWDG_GetWindow(WWDG_TypeDef *WWDGx)
  224. {
  225. return (uint32_t)(READ_BIT(WWDGx->CFR, WWDG_CFR_W));
  226. }
  227. /**
  228. * @}
  229. */
  230. /** @defgroup WWDG_LL_EF_FLAG_Management FLAG_Management
  231. * @{
  232. */
  233. /**
  234. * @brief Indicates if the WWDG Early Wakeup Interrupt Flag is set or not.
  235. * @note This bit is set by hardware when the counter has reached the value 0x40.
  236. * It must be cleared by software by writing 0.
  237. * A write of 1 has no effect. This bit is also set if the interrupt is not enabled.
  238. * @rmtoll SR EWIF LL_WWDG_IsActiveFlag_EWKUP
  239. * @param WWDGx WWDG Instance
  240. * @retval State of bit (1 or 0).
  241. */
  242. __STATIC_INLINE uint32_t LL_WWDG_IsActiveFlag_EWKUP(WWDG_TypeDef *WWDGx)
  243. {
  244. return (READ_BIT(WWDGx->SR, WWDG_SR_EWIF) == (WWDG_SR_EWIF));
  245. }
  246. /**
  247. * @brief Clear WWDG Early Wakeup Interrupt Flag (EWIF)
  248. * @rmtoll SR EWIF LL_WWDG_ClearFlag_EWKUP
  249. * @param WWDGx WWDG Instance
  250. * @retval None
  251. */
  252. __STATIC_INLINE void LL_WWDG_ClearFlag_EWKUP(WWDG_TypeDef *WWDGx)
  253. {
  254. WRITE_REG(WWDGx->SR, ~WWDG_SR_EWIF);
  255. }
  256. /**
  257. * @}
  258. */
  259. /** @defgroup WWDG_LL_EF_IT_Management IT_Management
  260. * @{
  261. */
  262. /**
  263. * @brief Enable the Early Wakeup Interrupt.
  264. * @note When set, an interrupt occurs whenever the counter reaches value 0x40.
  265. * This interrupt is only cleared by hardware after a reset
  266. * @rmtoll CFR EWI LL_WWDG_EnableIT_EWKUP
  267. * @param WWDGx WWDG Instance
  268. * @retval None
  269. */
  270. __STATIC_INLINE void LL_WWDG_EnableIT_EWKUP(WWDG_TypeDef *WWDGx)
  271. {
  272. SET_BIT(WWDGx->CFR, WWDG_CFR_EWI);
  273. }
  274. /**
  275. * @brief Check if Early Wakeup Interrupt is enabled
  276. * @rmtoll CFR EWI LL_WWDG_IsEnabledIT_EWKUP
  277. * @param WWDGx WWDG Instance
  278. * @retval State of bit (1 or 0).
  279. */
  280. __STATIC_INLINE uint32_t LL_WWDG_IsEnabledIT_EWKUP(WWDG_TypeDef *WWDGx)
  281. {
  282. return (READ_BIT(WWDGx->CFR, WWDG_CFR_EWI) == (WWDG_CFR_EWI));
  283. }
  284. /**
  285. * @}
  286. */
  287. /**
  288. * @}
  289. */
  290. /**
  291. * @}
  292. */
  293. #endif /* WWDG */
  294. /**
  295. * @}
  296. */
  297. #ifdef __cplusplus
  298. }
  299. #endif
  300. #endif /* __STM32L4xx_LL_WWDG_H */
  301. /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/