stm32l4xx_ll_rcc.c 51 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556
  1. /**
  2. ******************************************************************************
  3. * @file stm32l4xx_ll_rcc.c
  4. * @author MCD Application Team
  5. * @version V1.7.2
  6. * @date 16-June-2017
  7. * @brief RCC LL module driver.
  8. ******************************************************************************
  9. * @attention
  10. *
  11. * <h2><center>&copy; COPYRIGHT(c) 2017 STMicroelectronics</center></h2>
  12. *
  13. * Redistribution and use in source and binary forms, with or without modification,
  14. * are permitted provided that the following conditions are met:
  15. * 1. Redistributions of source code must retain the above copyright notice,
  16. * this list of conditions and the following disclaimer.
  17. * 2. Redistributions in binary form must reproduce the above copyright notice,
  18. * this list of conditions and the following disclaimer in the documentation
  19. * and/or other materials provided with the distribution.
  20. * 3. Neither the name of STMicroelectronics nor the names of its contributors
  21. * may be used to endorse or promote products derived from this software
  22. * without specific prior written permission.
  23. *
  24. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
  25. * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
  26. * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
  27. * DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE
  28. * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
  29. * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
  30. * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
  31. * CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
  32. * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
  33. * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  34. *
  35. ******************************************************************************
  36. */
  37. #if defined(USE_FULL_LL_DRIVER)
  38. /* Includes ------------------------------------------------------------------*/
  39. #include "stm32l4xx_ll_rcc.h"
  40. #ifdef USE_FULL_ASSERT
  41. #include "stm32_assert.h"
  42. #else
  43. #define assert_param(expr) ((void)0U)
  44. #endif
  45. /** @addtogroup STM32L4xx_LL_Driver
  46. * @{
  47. */
  48. #if defined(RCC)
  49. /** @addtogroup RCC_LL
  50. * @{
  51. */
  52. /* Private types -------------------------------------------------------------*/
  53. /* Private variables ---------------------------------------------------------*/
  54. /* Private constants ---------------------------------------------------------*/
  55. /* Private macros ------------------------------------------------------------*/
  56. /** @addtogroup RCC_LL_Private_Macros
  57. * @{
  58. */
  59. #if defined(RCC_CCIPR_USART3SEL)
  60. #define IS_LL_RCC_USART_CLKSOURCE(__VALUE__) (((__VALUE__) == LL_RCC_USART1_CLKSOURCE) \
  61. || ((__VALUE__) == LL_RCC_USART2_CLKSOURCE) \
  62. || ((__VALUE__) == LL_RCC_USART3_CLKSOURCE))
  63. #else
  64. #define IS_LL_RCC_USART_CLKSOURCE(__VALUE__) (((__VALUE__) == LL_RCC_USART1_CLKSOURCE) \
  65. || ((__VALUE__) == LL_RCC_USART2_CLKSOURCE))
  66. #endif /* RCC_CCIPR_USART3SEL */
  67. #if defined(RCC_CCIPR_UART4SEL) && defined(RCC_CCIPR_UART5SEL)
  68. #define IS_LL_RCC_UART_CLKSOURCE(__VALUE__) (((__VALUE__) == LL_RCC_UART4_CLKSOURCE) \
  69. || ((__VALUE__) == LL_RCC_UART5_CLKSOURCE))
  70. #elif defined(RCC_CCIPR_UART4SEL)
  71. #define IS_LL_RCC_UART_CLKSOURCE(__VALUE__) ((__VALUE__) == LL_RCC_UART4_CLKSOURCE)
  72. #elif defined(RCC_CCIPR_UART5SEL)
  73. #define IS_LL_RCC_UART_CLKSOURCE(__VALUE__) ((__VALUE__) == LL_RCC_UART5_CLKSOURCE)
  74. #endif /* RCC_CCIPR_UART4SEL && RCC_CCIPR_UART5SEL*/
  75. #define IS_LL_RCC_LPUART_CLKSOURCE(__VALUE__) (((__VALUE__) == LL_RCC_LPUART1_CLKSOURCE))
  76. #if defined(RCC_CCIPR_I2C2SEL)&&defined(RCC_CCIPR_I2C3SEL)
  77. #define IS_LL_RCC_I2C_CLKSOURCE(__VALUE__) (((__VALUE__) == LL_RCC_I2C1_CLKSOURCE) \
  78. || ((__VALUE__) == LL_RCC_I2C2_CLKSOURCE) \
  79. || ((__VALUE__) == LL_RCC_I2C3_CLKSOURCE))
  80. #elif !defined(RCC_CCIPR_I2C2SEL)&&defined(RCC_CCIPR_I2C3SEL)
  81. #define IS_LL_RCC_I2C_CLKSOURCE(__VALUE__) (((__VALUE__) == LL_RCC_I2C1_CLKSOURCE) \
  82. || ((__VALUE__) == LL_RCC_I2C3_CLKSOURCE))
  83. #else
  84. #define IS_LL_RCC_I2C_CLKSOURCE(__VALUE__) ((__VALUE__) == LL_RCC_I2C1_CLKSOURCE)
  85. #endif /* RCC_CCIPR_I2C2SEL && RCC_CCIPR_I2C3SEL */
  86. #define IS_LL_RCC_LPTIM_CLKSOURCE(__VALUE__) (((__VALUE__) == LL_RCC_LPTIM1_CLKSOURCE) \
  87. || ((__VALUE__) == LL_RCC_LPTIM2_CLKSOURCE))
  88. #if defined(RCC_CCIPR_SAI2SEL)
  89. #define IS_LL_RCC_SAI_CLKSOURCE(__VALUE__) (((__VALUE__) == LL_RCC_SAI1_CLKSOURCE) \
  90. || ((__VALUE__) == LL_RCC_SAI2_CLKSOURCE))
  91. #else
  92. #define IS_LL_RCC_SAI_CLKSOURCE(__VALUE__) ((__VALUE__) == LL_RCC_SAI1_CLKSOURCE)
  93. #endif /* RCC_CCIPR_SAI2SEL */
  94. #define IS_LL_RCC_SDMMC_CLKSOURCE(__VALUE__) (((__VALUE__) == LL_RCC_SDMMC1_CLKSOURCE))
  95. #define IS_LL_RCC_RNG_CLKSOURCE(__VALUE__) (((__VALUE__) == LL_RCC_RNG_CLKSOURCE))
  96. #if defined(USB_OTG_FS) || defined(USB)
  97. #define IS_LL_RCC_USB_CLKSOURCE(__VALUE__) (((__VALUE__) == LL_RCC_USB_CLKSOURCE))
  98. #endif /* USB_OTG_FS || USB */
  99. #define IS_LL_RCC_ADC_CLKSOURCE(__VALUE__) (((__VALUE__) == LL_RCC_ADC_CLKSOURCE))
  100. #if defined(SWPMI1)
  101. #define IS_LL_RCC_SWPMI_CLKSOURCE(__VALUE__) (((__VALUE__) == LL_RCC_SWPMI1_CLKSOURCE))
  102. #endif /* SWPMI1 */
  103. #if defined(DFSDM1_Channel0)
  104. #define IS_LL_RCC_DFSDM_CLKSOURCE(__VALUE__) (((__VALUE__) == LL_RCC_DFSDM1_CLKSOURCE))
  105. #endif /* DFSDM1_Channel0 */
  106. /**
  107. * @}
  108. */
  109. /* Private function prototypes -----------------------------------------------*/
  110. /** @defgroup RCC_LL_Private_Functions RCC Private functions
  111. * @{
  112. */
  113. uint32_t RCC_GetSystemClockFreq(void);
  114. uint32_t RCC_GetHCLKClockFreq(uint32_t SYSCLK_Frequency);
  115. uint32_t RCC_GetPCLK1ClockFreq(uint32_t HCLK_Frequency);
  116. uint32_t RCC_GetPCLK2ClockFreq(uint32_t HCLK_Frequency);
  117. uint32_t RCC_PLL_GetFreqDomain_SYS(void);
  118. uint32_t RCC_PLL_GetFreqDomain_SAI(void);
  119. uint32_t RCC_PLL_GetFreqDomain_48M(void);
  120. uint32_t RCC_PLLSAI1_GetFreqDomain_SAI(void);
  121. uint32_t RCC_PLLSAI1_GetFreqDomain_48M(void);
  122. uint32_t RCC_PLLSAI1_GetFreqDomain_ADC(void);
  123. #if defined(RCC_PLLSAI2_SUPPORT)
  124. uint32_t RCC_PLLSAI2_GetFreqDomain_SAI(void);
  125. uint32_t RCC_PLLSAI2_GetFreqDomain_ADC(void);
  126. #endif /*RCC_PLLSAI2_SUPPORT*/
  127. /**
  128. * @}
  129. */
  130. /* Exported functions --------------------------------------------------------*/
  131. /** @addtogroup RCC_LL_Exported_Functions
  132. * @{
  133. */
  134. /** @addtogroup RCC_LL_EF_Init
  135. * @{
  136. */
  137. /**
  138. * @brief Reset the RCC clock configuration to the default reset state.
  139. * @note The default reset state of the clock configuration is given below:
  140. * - MSI ON and used as system clock source
  141. * - HSE, HSI, PLL and PLLSAIxSource OFF
  142. * - AHB, APB1 and APB2 prescaler set to 1.
  143. * - CSS, MCO OFF
  144. * - All interrupts disabled
  145. * @note This function doesn't modify the configuration of the
  146. * - Peripheral clocks
  147. * - LSI, LSE and RTC clocks
  148. * @retval An ErrorStatus enumeration value:
  149. * - SUCCESS: RCC registers are de-initialized
  150. * - ERROR: not applicable
  151. */
  152. ErrorStatus LL_RCC_DeInit(void)
  153. {
  154. uint32_t vl_mask = 0U;
  155. /* Set MSION bit */
  156. LL_RCC_MSI_Enable();
  157. /* Insure MSIRDY bit is set before writing default MSIRANGE value */
  158. while (LL_RCC_MSI_IsReady() == 0U)
  159. {
  160. __NOP();
  161. }
  162. /* Set MSIRANGE default value */
  163. LL_RCC_MSI_SetRange(LL_RCC_MSIRANGE_6);
  164. /* Set MSITRIM bits to the reset value*/
  165. LL_RCC_MSI_SetCalibTrimming(0);
  166. /* Set HSITRIM bits to the reset value*/
  167. LL_RCC_HSI_SetCalibTrimming(0x10U);
  168. /* Reset CFGR register */
  169. LL_RCC_WriteReg(CFGR, 0x00000000U);
  170. vl_mask = 0xFFFFFFFFU;
  171. /* Reset HSION, HSIKERON, HSIASFS, HSEON, PLLSYSON bits */
  172. CLEAR_BIT(vl_mask, (RCC_CR_HSION | RCC_CR_HSIASFS | RCC_CR_HSIKERON | RCC_CR_HSEON |
  173. RCC_CR_PLLON));
  174. /* Reset PLLSAI1ON bit */
  175. CLEAR_BIT(vl_mask, RCC_CR_PLLSAI1ON);
  176. #if defined(RCC_PLLSAI2_SUPPORT)
  177. /* Reset PLLSAI2ON bit */
  178. CLEAR_BIT(vl_mask, RCC_CR_PLLSAI2ON);
  179. #endif /*RCC_PLLSAI2_SUPPORT*/
  180. /* Write new mask in CR register */
  181. LL_RCC_WriteReg(CR, vl_mask);
  182. /* Reset PLLCFGR register */
  183. LL_RCC_WriteReg(PLLCFGR, 16U << RCC_PLLCFGR_PLLN_Pos);
  184. /* Reset PLLSAI1CFGR register */
  185. LL_RCC_WriteReg(PLLSAI1CFGR, 16U << RCC_PLLSAI1CFGR_PLLSAI1N_Pos);
  186. #if defined(RCC_PLLSAI2_SUPPORT)
  187. /* Reset PLLSAI2CFGR register */
  188. LL_RCC_WriteReg(PLLSAI2CFGR, 16U << RCC_PLLSAI2CFGR_PLLSAI2N_Pos);
  189. #endif /*RCC_PLLSAI2_SUPPORT*/
  190. /* Reset HSEBYP bit */
  191. LL_RCC_HSE_DisableBypass();
  192. /* Disable all interrupts */
  193. LL_RCC_WriteReg(CIER, 0x00000000U);
  194. return SUCCESS;
  195. }
  196. /**
  197. * @}
  198. */
  199. /** @addtogroup RCC_LL_EF_Get_Freq
  200. * @brief Return the frequencies of different on chip clocks; System, AHB, APB1 and APB2 buses clocks
  201. * and different peripheral clocks available on the device.
  202. * @note If SYSCLK source is MSI, function returns values based on MSI_VALUE(*)
  203. * @note If SYSCLK source is HSI, function returns values based on HSI_VALUE(**)
  204. * @note If SYSCLK source is HSE, function returns values based on HSE_VALUE(***)
  205. * @note If SYSCLK source is PLL, function returns values based on HSE_VALUE(***)
  206. * or HSI_VALUE(**) or MSI_VALUE(*) multiplied/divided by the PLL factors.
  207. * @note (*) MSI_VALUE is a constant defined in this file (default value
  208. * 4 MHz) but the real value may vary depending on the variations
  209. * in voltage and temperature.
  210. * @note (**) HSI_VALUE is a constant defined in this file (default value
  211. * 16 MHz) but the real value may vary depending on the variations
  212. * in voltage and temperature.
  213. * @note (***) HSE_VALUE is a constant defined in this file (default value
  214. * 8 MHz), user has to ensure that HSE_VALUE is same as the real
  215. * frequency of the crystal used. Otherwise, this function may
  216. * have wrong result.
  217. * @note The result of this function could be incorrect when using fractional
  218. * value for HSE crystal.
  219. * @note This function can be used by the user application to compute the
  220. * baud-rate for the communication peripherals or configure other parameters.
  221. * @{
  222. */
  223. /**
  224. * @brief Return the frequencies of different on chip clocks; System, AHB, APB1 and APB2 buses clocks
  225. * @note Each time SYSCLK, HCLK, PCLK1 and/or PCLK2 clock changes, this function
  226. * must be called to update structure fields. Otherwise, any
  227. * configuration based on this function will be incorrect.
  228. * @param RCC_Clocks pointer to a @ref LL_RCC_ClocksTypeDef structure which will hold the clocks frequencies
  229. * @retval None
  230. */
  231. void LL_RCC_GetSystemClocksFreq(LL_RCC_ClocksTypeDef *RCC_Clocks)
  232. {
  233. /* Get SYSCLK frequency */
  234. RCC_Clocks->SYSCLK_Frequency = RCC_GetSystemClockFreq();
  235. /* HCLK clock frequency */
  236. RCC_Clocks->HCLK_Frequency = RCC_GetHCLKClockFreq(RCC_Clocks->SYSCLK_Frequency);
  237. /* PCLK1 clock frequency */
  238. RCC_Clocks->PCLK1_Frequency = RCC_GetPCLK1ClockFreq(RCC_Clocks->HCLK_Frequency);
  239. /* PCLK2 clock frequency */
  240. RCC_Clocks->PCLK2_Frequency = RCC_GetPCLK2ClockFreq(RCC_Clocks->HCLK_Frequency);
  241. }
  242. /**
  243. * @brief Return USARTx clock frequency
  244. * @param USARTxSource This parameter can be one of the following values:
  245. * @arg @ref LL_RCC_USART1_CLKSOURCE
  246. * @arg @ref LL_RCC_USART2_CLKSOURCE
  247. * @arg @ref LL_RCC_USART3_CLKSOURCE (*)
  248. *
  249. * (*) value not defined in all devices.
  250. * @retval USART clock frequency (in Hz)
  251. * - @ref LL_RCC_PERIPH_FREQUENCY_NO indicates that oscillator (HSI or LSE) is not ready
  252. */
  253. uint32_t LL_RCC_GetUSARTClockFreq(uint32_t USARTxSource)
  254. {
  255. uint32_t usart_frequency = LL_RCC_PERIPH_FREQUENCY_NO;
  256. /* Check parameter */
  257. assert_param(IS_LL_RCC_USART_CLKSOURCE(USARTxSource));
  258. if (USARTxSource == LL_RCC_USART1_CLKSOURCE)
  259. {
  260. /* USART1CLK clock frequency */
  261. switch (LL_RCC_GetUSARTClockSource(USARTxSource))
  262. {
  263. case LL_RCC_USART1_CLKSOURCE_SYSCLK: /* USART1 Clock is System Clock */
  264. usart_frequency = RCC_GetSystemClockFreq();
  265. break;
  266. case LL_RCC_USART1_CLKSOURCE_HSI: /* USART1 Clock is HSI Osc. */
  267. if (LL_RCC_HSI_IsReady())
  268. {
  269. usart_frequency = HSI_VALUE;
  270. }
  271. break;
  272. case LL_RCC_USART1_CLKSOURCE_LSE: /* USART1 Clock is LSE Osc. */
  273. if (LL_RCC_LSE_IsReady())
  274. {
  275. usart_frequency = LSE_VALUE;
  276. }
  277. break;
  278. case LL_RCC_USART1_CLKSOURCE_PCLK2: /* USART1 Clock is PCLK2 */
  279. default:
  280. usart_frequency = RCC_GetPCLK2ClockFreq(RCC_GetHCLKClockFreq(RCC_GetSystemClockFreq()));
  281. break;
  282. }
  283. }
  284. else if (USARTxSource == LL_RCC_USART2_CLKSOURCE)
  285. {
  286. /* USART2CLK clock frequency */
  287. switch (LL_RCC_GetUSARTClockSource(USARTxSource))
  288. {
  289. case LL_RCC_USART2_CLKSOURCE_SYSCLK: /* USART2 Clock is System Clock */
  290. usart_frequency = RCC_GetSystemClockFreq();
  291. break;
  292. case LL_RCC_USART2_CLKSOURCE_HSI: /* USART2 Clock is HSI Osc. */
  293. if (LL_RCC_HSI_IsReady())
  294. {
  295. usart_frequency = HSI_VALUE;
  296. }
  297. break;
  298. case LL_RCC_USART2_CLKSOURCE_LSE: /* USART2 Clock is LSE Osc. */
  299. if (LL_RCC_LSE_IsReady())
  300. {
  301. usart_frequency = LSE_VALUE;
  302. }
  303. break;
  304. case LL_RCC_USART2_CLKSOURCE_PCLK1: /* USART2 Clock is PCLK1 */
  305. default:
  306. usart_frequency = RCC_GetPCLK1ClockFreq(RCC_GetHCLKClockFreq(RCC_GetSystemClockFreq()));
  307. break;
  308. }
  309. }
  310. else
  311. {
  312. #if defined(RCC_CCIPR_USART3SEL)
  313. if (USARTxSource == LL_RCC_USART3_CLKSOURCE)
  314. {
  315. /* USART3CLK clock frequency */
  316. switch (LL_RCC_GetUSARTClockSource(USARTxSource))
  317. {
  318. case LL_RCC_USART3_CLKSOURCE_SYSCLK: /* USART3 Clock is System Clock */
  319. usart_frequency = RCC_GetSystemClockFreq();
  320. break;
  321. case LL_RCC_USART3_CLKSOURCE_HSI: /* USART3 Clock is HSI Osc. */
  322. if (LL_RCC_HSI_IsReady())
  323. {
  324. usart_frequency = HSI_VALUE;
  325. }
  326. break;
  327. case LL_RCC_USART3_CLKSOURCE_LSE: /* USART3 Clock is LSE Osc. */
  328. if (LL_RCC_LSE_IsReady())
  329. {
  330. usart_frequency = LSE_VALUE;
  331. }
  332. break;
  333. case LL_RCC_USART3_CLKSOURCE_PCLK1: /* USART3 Clock is PCLK1 */
  334. default:
  335. usart_frequency = RCC_GetPCLK1ClockFreq(RCC_GetHCLKClockFreq(RCC_GetSystemClockFreq()));
  336. break;
  337. }
  338. }
  339. #endif /* RCC_CCIPR_USART3SEL */
  340. }
  341. return usart_frequency;
  342. }
  343. #if defined(RCC_CCIPR_UART4SEL) || defined(RCC_CCIPR_UART5SEL)
  344. /**
  345. * @brief Return UARTx clock frequency
  346. * @param UARTxSource This parameter can be one of the following values:
  347. * @arg @ref LL_RCC_UART4_CLKSOURCE
  348. * @arg @ref LL_RCC_UART5_CLKSOURCE
  349. * @retval UART clock frequency (in Hz)
  350. * - @ref LL_RCC_PERIPH_FREQUENCY_NO indicates that oscillator (HSI or LSE) is not ready
  351. */
  352. uint32_t LL_RCC_GetUARTClockFreq(uint32_t UARTxSource)
  353. {
  354. uint32_t uart_frequency = LL_RCC_PERIPH_FREQUENCY_NO;
  355. /* Check parameter */
  356. assert_param(IS_LL_RCC_UART_CLKSOURCE(UARTxSource));
  357. #if defined(RCC_CCIPR_UART4SEL)
  358. if (UARTxSource == LL_RCC_UART4_CLKSOURCE)
  359. {
  360. /* UART4CLK clock frequency */
  361. switch (LL_RCC_GetUARTClockSource(UARTxSource))
  362. {
  363. case LL_RCC_UART4_CLKSOURCE_SYSCLK: /* UART4 Clock is System Clock */
  364. uart_frequency = RCC_GetSystemClockFreq();
  365. break;
  366. case LL_RCC_UART4_CLKSOURCE_HSI: /* UART4 Clock is HSI Osc. */
  367. if (LL_RCC_HSI_IsReady())
  368. {
  369. uart_frequency = HSI_VALUE;
  370. }
  371. break;
  372. case LL_RCC_UART4_CLKSOURCE_LSE: /* UART4 Clock is LSE Osc. */
  373. if (LL_RCC_LSE_IsReady())
  374. {
  375. uart_frequency = LSE_VALUE;
  376. }
  377. break;
  378. case LL_RCC_UART4_CLKSOURCE_PCLK1: /* UART4 Clock is PCLK1 */
  379. default:
  380. uart_frequency = RCC_GetPCLK1ClockFreq(RCC_GetHCLKClockFreq(RCC_GetSystemClockFreq()));
  381. break;
  382. }
  383. }
  384. #endif /* RCC_CCIPR_UART4SEL */
  385. #if defined(RCC_CCIPR_UART5SEL)
  386. if (UARTxSource == LL_RCC_UART5_CLKSOURCE)
  387. {
  388. /* UART5CLK clock frequency */
  389. switch (LL_RCC_GetUARTClockSource(UARTxSource))
  390. {
  391. case LL_RCC_UART5_CLKSOURCE_SYSCLK: /* UART5 Clock is System Clock */
  392. uart_frequency = RCC_GetSystemClockFreq();
  393. break;
  394. case LL_RCC_UART5_CLKSOURCE_HSI: /* UART5 Clock is HSI Osc. */
  395. if (LL_RCC_HSI_IsReady())
  396. {
  397. uart_frequency = HSI_VALUE;
  398. }
  399. break;
  400. case LL_RCC_UART5_CLKSOURCE_LSE: /* UART5 Clock is LSE Osc. */
  401. if (LL_RCC_LSE_IsReady())
  402. {
  403. uart_frequency = LSE_VALUE;
  404. }
  405. break;
  406. case LL_RCC_UART5_CLKSOURCE_PCLK1: /* UART5 Clock is PCLK1 */
  407. default:
  408. uart_frequency = RCC_GetPCLK1ClockFreq(RCC_GetHCLKClockFreq(RCC_GetSystemClockFreq()));
  409. break;
  410. }
  411. }
  412. #endif /* RCC_CCIPR_UART5SEL */
  413. return uart_frequency;
  414. }
  415. #endif /* RCC_CCIPR_UART4SEL || RCC_CCIPR_UART5SEL */
  416. /**
  417. * @brief Return I2Cx clock frequency
  418. * @param I2CxSource This parameter can be one of the following values:
  419. * @arg @ref LL_RCC_I2C1_CLKSOURCE
  420. * @arg @ref LL_RCC_I2C2_CLKSOURCE (*)
  421. * @arg @ref LL_RCC_I2C3_CLKSOURCE
  422. * @arg @ref LL_RCC_I2C4_CLKSOURCE (*)
  423. *
  424. * (*) value not defined in all devices.
  425. * @retval I2C clock frequency (in Hz)
  426. * - @ref LL_RCC_PERIPH_FREQUENCY_NO indicates that HSI oscillator is not ready
  427. */
  428. uint32_t LL_RCC_GetI2CClockFreq(uint32_t I2CxSource)
  429. {
  430. uint32_t i2c_frequency = LL_RCC_PERIPH_FREQUENCY_NO;
  431. /* Check parameter */
  432. assert_param(IS_LL_RCC_I2C_CLKSOURCE(I2CxSource));
  433. if (I2CxSource == LL_RCC_I2C1_CLKSOURCE)
  434. {
  435. /* I2C1 CLK clock frequency */
  436. switch (LL_RCC_GetI2CClockSource(I2CxSource))
  437. {
  438. case LL_RCC_I2C1_CLKSOURCE_SYSCLK: /* I2C1 Clock is System Clock */
  439. i2c_frequency = RCC_GetSystemClockFreq();
  440. break;
  441. case LL_RCC_I2C1_CLKSOURCE_HSI: /* I2C1 Clock is HSI Osc. */
  442. if (LL_RCC_HSI_IsReady())
  443. {
  444. i2c_frequency = HSI_VALUE;
  445. }
  446. break;
  447. case LL_RCC_I2C1_CLKSOURCE_PCLK1: /* I2C1 Clock is PCLK1 */
  448. default:
  449. i2c_frequency = RCC_GetPCLK1ClockFreq(RCC_GetHCLKClockFreq(RCC_GetSystemClockFreq()));
  450. break;
  451. }
  452. }
  453. #if defined(RCC_CCIPR_I2C2SEL)
  454. else if (I2CxSource == LL_RCC_I2C2_CLKSOURCE)
  455. {
  456. /* I2C2 CLK clock frequency */
  457. switch (LL_RCC_GetI2CClockSource(I2CxSource))
  458. {
  459. case LL_RCC_I2C2_CLKSOURCE_SYSCLK: /* I2C2 Clock is System Clock */
  460. i2c_frequency = RCC_GetSystemClockFreq();
  461. break;
  462. case LL_RCC_I2C2_CLKSOURCE_HSI: /* I2C2 Clock is HSI Osc. */
  463. if (LL_RCC_HSI_IsReady())
  464. {
  465. i2c_frequency = HSI_VALUE;
  466. }
  467. break;
  468. case LL_RCC_I2C2_CLKSOURCE_PCLK1: /* I2C2 Clock is PCLK1 */
  469. default:
  470. i2c_frequency = RCC_GetPCLK1ClockFreq(RCC_GetHCLKClockFreq(RCC_GetSystemClockFreq()));
  471. break;
  472. }
  473. }
  474. #endif /*RCC_CCIPR_I2C2SEL*/
  475. else
  476. {
  477. if (I2CxSource == LL_RCC_I2C3_CLKSOURCE)
  478. {
  479. /* I2C3 CLK clock frequency */
  480. switch (LL_RCC_GetI2CClockSource(I2CxSource))
  481. {
  482. case LL_RCC_I2C3_CLKSOURCE_SYSCLK: /* I2C3 Clock is System Clock */
  483. i2c_frequency = RCC_GetSystemClockFreq();
  484. break;
  485. case LL_RCC_I2C3_CLKSOURCE_HSI: /* I2C3 Clock is HSI Osc. */
  486. if (LL_RCC_HSI_IsReady())
  487. {
  488. i2c_frequency = HSI_VALUE;
  489. }
  490. break;
  491. case LL_RCC_I2C3_CLKSOURCE_PCLK1: /* I2C3 Clock is PCLK1 */
  492. default:
  493. i2c_frequency = RCC_GetPCLK1ClockFreq(RCC_GetHCLKClockFreq(RCC_GetSystemClockFreq()));
  494. break;
  495. }
  496. }
  497. #if defined(RCC_CCIPR2_I2C4SEL)
  498. else
  499. {
  500. if (I2CxSource == LL_RCC_I2C4_CLKSOURCE)
  501. {
  502. /* I2C4 CLK clock frequency */
  503. switch (LL_RCC_GetI2CClockSource(I2CxSource))
  504. {
  505. case LL_RCC_I2C4_CLKSOURCE_SYSCLK: /* I2C4 Clock is System Clock */
  506. i2c_frequency = RCC_GetSystemClockFreq();
  507. break;
  508. case LL_RCC_I2C4_CLKSOURCE_HSI: /* I2C4 Clock is HSI Osc. */
  509. if (LL_RCC_HSI_IsReady())
  510. {
  511. i2c_frequency = HSI_VALUE;
  512. }
  513. break;
  514. case LL_RCC_I2C4_CLKSOURCE_PCLK1: /* I2C4 Clock is PCLK1 */
  515. default:
  516. i2c_frequency = RCC_GetPCLK1ClockFreq(RCC_GetHCLKClockFreq(RCC_GetSystemClockFreq()));
  517. break;
  518. }
  519. }
  520. }
  521. #endif /*RCC_CCIPR2_I2C4SEL*/
  522. }
  523. return i2c_frequency;
  524. }
  525. /**
  526. * @brief Return LPUARTx clock frequency
  527. * @param LPUARTxSource This parameter can be one of the following values:
  528. * @arg @ref LL_RCC_LPUART1_CLKSOURCE
  529. * @retval LPUART clock frequency (in Hz)
  530. * - @ref LL_RCC_PERIPH_FREQUENCY_NO indicates that oscillator (HSI or LSE) is not ready
  531. */
  532. uint32_t LL_RCC_GetLPUARTClockFreq(uint32_t LPUARTxSource)
  533. {
  534. uint32_t lpuart_frequency = LL_RCC_PERIPH_FREQUENCY_NO;
  535. /* Check parameter */
  536. assert_param(IS_LL_RCC_LPUART_CLKSOURCE(LPUARTxSource));
  537. /* LPUART1CLK clock frequency */
  538. switch (LL_RCC_GetLPUARTClockSource(LPUARTxSource))
  539. {
  540. case LL_RCC_LPUART1_CLKSOURCE_SYSCLK: /* LPUART1 Clock is System Clock */
  541. lpuart_frequency = RCC_GetSystemClockFreq();
  542. break;
  543. case LL_RCC_LPUART1_CLKSOURCE_HSI: /* LPUART1 Clock is HSI Osc. */
  544. if (LL_RCC_HSI_IsReady())
  545. {
  546. lpuart_frequency = HSI_VALUE;
  547. }
  548. break;
  549. case LL_RCC_LPUART1_CLKSOURCE_LSE: /* LPUART1 Clock is LSE Osc. */
  550. if (LL_RCC_LSE_IsReady())
  551. {
  552. lpuart_frequency = LSE_VALUE;
  553. }
  554. break;
  555. case LL_RCC_LPUART1_CLKSOURCE_PCLK1: /* LPUART1 Clock is PCLK1 */
  556. default:
  557. lpuart_frequency = RCC_GetPCLK1ClockFreq(RCC_GetHCLKClockFreq(RCC_GetSystemClockFreq()));
  558. break;
  559. }
  560. return lpuart_frequency;
  561. }
  562. /**
  563. * @brief Return LPTIMx clock frequency
  564. * @param LPTIMxSource This parameter can be one of the following values:
  565. * @arg @ref LL_RCC_LPTIM1_CLKSOURCE
  566. * @arg @ref LL_RCC_LPTIM2_CLKSOURCE
  567. * @retval LPTIM clock frequency (in Hz)
  568. * - @ref LL_RCC_PERIPH_FREQUENCY_NO indicates that oscillator (HSI, LSI or LSE) is not ready
  569. */
  570. uint32_t LL_RCC_GetLPTIMClockFreq(uint32_t LPTIMxSource)
  571. {
  572. uint32_t lptim_frequency = LL_RCC_PERIPH_FREQUENCY_NO;
  573. /* Check parameter */
  574. assert_param(IS_LL_RCC_LPTIM_CLKSOURCE(LPTIMxSource));
  575. if (LPTIMxSource == LL_RCC_LPTIM1_CLKSOURCE)
  576. {
  577. /* LPTIM1CLK clock frequency */
  578. switch (LL_RCC_GetLPTIMClockSource(LPTIMxSource))
  579. {
  580. case LL_RCC_LPTIM1_CLKSOURCE_LSI: /* LPTIM1 Clock is LSI Osc. */
  581. if (LL_RCC_LSI_IsReady())
  582. {
  583. lptim_frequency = LSI_VALUE;
  584. }
  585. break;
  586. case LL_RCC_LPTIM1_CLKSOURCE_HSI: /* LPTIM1 Clock is HSI Osc. */
  587. if (LL_RCC_HSI_IsReady())
  588. {
  589. lptim_frequency = HSI_VALUE;
  590. }
  591. break;
  592. case LL_RCC_LPTIM1_CLKSOURCE_LSE: /* LPTIM1 Clock is LSE Osc. */
  593. if (LL_RCC_LSE_IsReady())
  594. {
  595. lptim_frequency = LSE_VALUE;
  596. }
  597. break;
  598. case LL_RCC_LPTIM1_CLKSOURCE_PCLK1: /* LPTIM1 Clock is PCLK1 */
  599. default:
  600. lptim_frequency = RCC_GetPCLK1ClockFreq(RCC_GetHCLKClockFreq(RCC_GetSystemClockFreq()));
  601. break;
  602. }
  603. }
  604. else
  605. {
  606. if (LPTIMxSource == LL_RCC_LPTIM2_CLKSOURCE)
  607. {
  608. /* LPTIM2CLK clock frequency */
  609. switch (LL_RCC_GetLPTIMClockSource(LPTIMxSource))
  610. {
  611. case LL_RCC_LPTIM2_CLKSOURCE_LSI: /* LPTIM2 Clock is LSI Osc. */
  612. if (LL_RCC_LSI_IsReady())
  613. {
  614. lptim_frequency = LSI_VALUE;
  615. }
  616. break;
  617. case LL_RCC_LPTIM2_CLKSOURCE_HSI: /* LPTIM2 Clock is HSI Osc. */
  618. if (LL_RCC_HSI_IsReady())
  619. {
  620. lptim_frequency = HSI_VALUE;
  621. }
  622. break;
  623. case LL_RCC_LPTIM2_CLKSOURCE_LSE: /* LPTIM2 Clock is LSE Osc. */
  624. if (LL_RCC_LSE_IsReady())
  625. {
  626. lptim_frequency = LSE_VALUE;
  627. }
  628. break;
  629. case LL_RCC_LPTIM2_CLKSOURCE_PCLK1: /* LPTIM2 Clock is PCLK1 */
  630. default:
  631. lptim_frequency = RCC_GetPCLK1ClockFreq(RCC_GetHCLKClockFreq(RCC_GetSystemClockFreq()));
  632. break;
  633. }
  634. }
  635. }
  636. return lptim_frequency;
  637. }
  638. /**
  639. * @brief Return SAIx clock frequency
  640. * @param SAIxSource This parameter can be one of the following values:
  641. * @arg @ref LL_RCC_SAI1_CLKSOURCE
  642. * @arg @ref LL_RCC_SAI2_CLKSOURCE (*)
  643. *
  644. * (*) value not defined in all devices.
  645. * @retval SAI clock frequency (in Hz)
  646. * - @ref LL_RCC_PERIPH_FREQUENCY_NO indicates that PLL is not ready
  647. * - @ref LL_RCC_PERIPH_FREQUENCY_NA indicates that external clock is used
  648. */
  649. uint32_t LL_RCC_GetSAIClockFreq(uint32_t SAIxSource)
  650. {
  651. uint32_t sai_frequency = LL_RCC_PERIPH_FREQUENCY_NO;
  652. /* Check parameter */
  653. assert_param(IS_LL_RCC_SAI_CLKSOURCE(SAIxSource));
  654. if (SAIxSource == LL_RCC_SAI1_CLKSOURCE)
  655. {
  656. /* SAI1CLK clock frequency */
  657. switch (LL_RCC_GetSAIClockSource(SAIxSource))
  658. {
  659. case LL_RCC_SAI1_CLKSOURCE_PLLSAI1: /* PLLSAI1 clock used as SAI1 clock source */
  660. if (LL_RCC_PLLSAI1_IsReady())
  661. {
  662. sai_frequency = RCC_PLLSAI1_GetFreqDomain_SAI();
  663. }
  664. break;
  665. #if defined(RCC_PLLSAI2_SUPPORT)
  666. case LL_RCC_SAI1_CLKSOURCE_PLLSAI2: /* PLLSAI2 clock used as SAI1 clock source */
  667. if (LL_RCC_PLLSAI2_IsReady())
  668. {
  669. sai_frequency = RCC_PLLSAI2_GetFreqDomain_SAI();
  670. }
  671. break;
  672. #endif /* RCC_PLLSAI2_SUPPORT */
  673. case LL_RCC_SAI1_CLKSOURCE_PLL: /* PLL clock used as SAI1 clock source */
  674. if (LL_RCC_PLL_IsReady())
  675. {
  676. sai_frequency = RCC_PLL_GetFreqDomain_SAI();
  677. }
  678. break;
  679. case LL_RCC_SAI1_CLKSOURCE_PIN: /* External input clock used as SAI1 clock source */
  680. default:
  681. sai_frequency = LL_RCC_PERIPH_FREQUENCY_NA;
  682. break;
  683. }
  684. }
  685. else
  686. {
  687. #if defined(RCC_CCIPR_SAI2SEL)
  688. if (SAIxSource == LL_RCC_SAI2_CLKSOURCE)
  689. {
  690. /* SAI2CLK clock frequency */
  691. switch (LL_RCC_GetSAIClockSource(SAIxSource))
  692. {
  693. case LL_RCC_SAI2_CLKSOURCE_PLLSAI1: /* PLLSAI1 clock used as SAI2 clock source */
  694. if (LL_RCC_PLLSAI1_IsReady())
  695. {
  696. sai_frequency = RCC_PLLSAI1_GetFreqDomain_SAI();
  697. }
  698. break;
  699. #if defined(RCC_PLLSAI2_SUPPORT)
  700. case LL_RCC_SAI2_CLKSOURCE_PLLSAI2: /* PLLSAI2 clock used as SAI2 clock source */
  701. if (LL_RCC_PLLSAI2_IsReady())
  702. {
  703. sai_frequency = RCC_PLLSAI2_GetFreqDomain_SAI();
  704. }
  705. break;
  706. #endif /* RCC_PLLSAI2_SUPPORT */
  707. case LL_RCC_SAI2_CLKSOURCE_PLL: /* PLL clock used as SAI2 clock source */
  708. if (LL_RCC_PLL_IsReady())
  709. {
  710. sai_frequency = RCC_PLL_GetFreqDomain_SAI();
  711. }
  712. break;
  713. case LL_RCC_SAI2_CLKSOURCE_PIN: /* External input clock used as SAI2 clock source */
  714. default:
  715. sai_frequency = LL_RCC_PERIPH_FREQUENCY_NA;
  716. break;
  717. }
  718. }
  719. #endif /* RCC_CCIPR_SAI2SEL */
  720. }
  721. return sai_frequency;
  722. }
  723. /**
  724. * @brief Return SDMMCx clock frequency
  725. * @param SDMMCxSource This parameter can be one of the following values:
  726. * @arg @ref LL_RCC_SDMMC1_CLKSOURCE
  727. * @retval SDMMC clock frequency (in Hz)
  728. * - @ref LL_RCC_PERIPH_FREQUENCY_NO indicates that oscillator (MSI) or PLL is not ready
  729. * - @ref LL_RCC_PERIPH_FREQUENCY_NA indicates that no clock source selected
  730. */
  731. uint32_t LL_RCC_GetSDMMCClockFreq(uint32_t SDMMCxSource)
  732. {
  733. uint32_t sdmmc_frequency = LL_RCC_PERIPH_FREQUENCY_NO;
  734. /* Check parameter */
  735. assert_param(IS_LL_RCC_SDMMC_CLKSOURCE(SDMMCxSource));
  736. /* SDMMC1CLK clock frequency */
  737. switch (LL_RCC_GetSDMMCClockSource(SDMMCxSource))
  738. {
  739. case LL_RCC_SDMMC1_CLKSOURCE_PLLSAI1: /* PLLSAI1 clock used as SDMMC1 clock source */
  740. if (LL_RCC_PLLSAI1_IsReady())
  741. {
  742. sdmmc_frequency = RCC_PLLSAI1_GetFreqDomain_48M();
  743. }
  744. break;
  745. case LL_RCC_SDMMC1_CLKSOURCE_PLL: /* PLL clock used as SDMMC1 clock source */
  746. if (LL_RCC_PLL_IsReady())
  747. {
  748. sdmmc_frequency = RCC_PLL_GetFreqDomain_48M();
  749. }
  750. break;
  751. case LL_RCC_SDMMC1_CLKSOURCE_MSI: /* MSI clock used as SDMMC1 clock source */
  752. if (LL_RCC_MSI_IsReady())
  753. {
  754. sdmmc_frequency = __LL_RCC_CALC_MSI_FREQ(LL_RCC_MSI_IsEnabledRangeSelect(),
  755. (LL_RCC_MSI_IsEnabledRangeSelect() ?
  756. LL_RCC_MSI_GetRange() :
  757. LL_RCC_MSI_GetRangeAfterStandby()));
  758. }
  759. break;
  760. #if defined(RCC_HSI48_SUPPORT)
  761. case LL_RCC_SDMMC1_CLKSOURCE_HSI48: /* HSI48 used as SDMMC1 clock source */
  762. if (LL_RCC_HSI48_IsReady())
  763. {
  764. sdmmc_frequency = HSI48_VALUE;
  765. }
  766. break;
  767. #else
  768. case LL_RCC_SDMMC1_CLKSOURCE_NONE: /* No clock used as SDMMC1 clock source */
  769. #endif
  770. default:
  771. sdmmc_frequency = LL_RCC_PERIPH_FREQUENCY_NA;
  772. break;
  773. }
  774. return sdmmc_frequency;
  775. }
  776. /**
  777. * @brief Return RNGx clock frequency
  778. * @param RNGxSource This parameter can be one of the following values:
  779. * @arg @ref LL_RCC_RNG_CLKSOURCE
  780. * @retval RNG clock frequency (in Hz)
  781. * - @ref LL_RCC_PERIPH_FREQUENCY_NO indicates that oscillator (MSI) or PLL is not ready
  782. * - @ref LL_RCC_PERIPH_FREQUENCY_NA indicates that no clock source selected
  783. */
  784. uint32_t LL_RCC_GetRNGClockFreq(uint32_t RNGxSource)
  785. {
  786. uint32_t rng_frequency = LL_RCC_PERIPH_FREQUENCY_NO;
  787. /* Check parameter */
  788. assert_param(IS_LL_RCC_RNG_CLKSOURCE(RNGxSource));
  789. /* RNGCLK clock frequency */
  790. switch (LL_RCC_GetRNGClockSource(RNGxSource))
  791. {
  792. case LL_RCC_RNG_CLKSOURCE_PLLSAI1: /* PLLSAI1 clock used as RNG clock source */
  793. if (LL_RCC_PLLSAI1_IsReady())
  794. {
  795. rng_frequency = RCC_PLLSAI1_GetFreqDomain_48M();
  796. }
  797. break;
  798. case LL_RCC_RNG_CLKSOURCE_PLL: /* PLL clock used as RNG clock source */
  799. if (LL_RCC_PLL_IsReady())
  800. {
  801. rng_frequency = RCC_PLL_GetFreqDomain_48M();
  802. }
  803. break;
  804. case LL_RCC_RNG_CLKSOURCE_MSI: /* MSI clock used as RNG clock source */
  805. if (LL_RCC_MSI_IsReady())
  806. {
  807. rng_frequency = __LL_RCC_CALC_MSI_FREQ(LL_RCC_MSI_IsEnabledRangeSelect(),
  808. (LL_RCC_MSI_IsEnabledRangeSelect() ?
  809. LL_RCC_MSI_GetRange() :
  810. LL_RCC_MSI_GetRangeAfterStandby()));
  811. }
  812. break;
  813. #if defined(RCC_HSI48_SUPPORT)
  814. case LL_RCC_RNG_CLKSOURCE_HSI48: /* HSI48 used as SDMMC1 clock source */
  815. if (LL_RCC_HSI48_IsReady())
  816. {
  817. rng_frequency = HSI48_VALUE;
  818. }
  819. break;
  820. #else
  821. case LL_RCC_RNG_CLKSOURCE_NONE: /* No clock used as SDMMC1 clock source */
  822. #endif
  823. default:
  824. rng_frequency = LL_RCC_PERIPH_FREQUENCY_NA;
  825. break;
  826. }
  827. return rng_frequency;
  828. }
  829. #if defined(USB_OTG_FS)||defined(USB)
  830. /**
  831. * @brief Return USBx clock frequency
  832. * @param USBxSource This parameter can be one of the following values:
  833. * @arg @ref LL_RCC_USB_CLKSOURCE
  834. * @retval USB clock frequency (in Hz)
  835. * - @ref LL_RCC_PERIPH_FREQUENCY_NO indicates that oscillator (MSI) or PLL is not ready
  836. * - @ref LL_RCC_PERIPH_FREQUENCY_NA indicates that no clock source selected
  837. */
  838. uint32_t LL_RCC_GetUSBClockFreq(uint32_t USBxSource)
  839. {
  840. uint32_t usb_frequency = LL_RCC_PERIPH_FREQUENCY_NO;
  841. /* Check parameter */
  842. assert_param(IS_LL_RCC_USB_CLKSOURCE(USBxSource));
  843. /* USBCLK clock frequency */
  844. switch (LL_RCC_GetUSBClockSource(USBxSource))
  845. {
  846. case LL_RCC_USB_CLKSOURCE_PLLSAI1: /* PLLSAI1 clock used as USB clock source */
  847. if (LL_RCC_PLLSAI1_IsReady())
  848. {
  849. usb_frequency = RCC_PLLSAI1_GetFreqDomain_48M();
  850. }
  851. break;
  852. case LL_RCC_USB_CLKSOURCE_PLL: /* PLL clock used as USB clock source */
  853. if (LL_RCC_PLL_IsReady())
  854. {
  855. usb_frequency = RCC_PLL_GetFreqDomain_48M();
  856. }
  857. break;
  858. case LL_RCC_USB_CLKSOURCE_MSI: /* MSI clock used as USB clock source */
  859. if (LL_RCC_MSI_IsReady())
  860. {
  861. usb_frequency = __LL_RCC_CALC_MSI_FREQ(LL_RCC_MSI_IsEnabledRangeSelect(),
  862. (LL_RCC_MSI_IsEnabledRangeSelect() ?
  863. LL_RCC_MSI_GetRange() :
  864. LL_RCC_MSI_GetRangeAfterStandby()));
  865. }
  866. break;
  867. #if defined(RCC_HSI48_SUPPORT)
  868. case LL_RCC_USB_CLKSOURCE_HSI48: /* HSI48 used as USB clock source */
  869. if (LL_RCC_HSI48_IsReady())
  870. {
  871. usb_frequency = HSI48_VALUE;
  872. }
  873. break;
  874. #else
  875. case LL_RCC_USB_CLKSOURCE_NONE: /* No clock used as USB clock source */
  876. #endif
  877. default:
  878. usb_frequency = LL_RCC_PERIPH_FREQUENCY_NA;
  879. break;
  880. }
  881. return usb_frequency;
  882. }
  883. #endif /* USB_OTG_FS || USB */
  884. /**
  885. * @brief Return ADCx clock frequency
  886. * @param ADCxSource This parameter can be one of the following values:
  887. * @arg @ref LL_RCC_ADC_CLKSOURCE
  888. * @retval ADC clock frequency (in Hz)
  889. * - @ref LL_RCC_PERIPH_FREQUENCY_NO indicates that oscillator (MSI) or PLL is not ready
  890. * - @ref LL_RCC_PERIPH_FREQUENCY_NA indicates that no clock source selected
  891. */
  892. uint32_t LL_RCC_GetADCClockFreq(uint32_t ADCxSource)
  893. {
  894. uint32_t adc_frequency = LL_RCC_PERIPH_FREQUENCY_NO;
  895. /* Check parameter */
  896. assert_param(IS_LL_RCC_ADC_CLKSOURCE(ADCxSource));
  897. /* ADCCLK clock frequency */
  898. switch (LL_RCC_GetADCClockSource(ADCxSource))
  899. {
  900. case LL_RCC_ADC_CLKSOURCE_PLLSAI1: /* PLLSAI1 clock used as ADC clock source */
  901. if (LL_RCC_PLLSAI1_IsReady())
  902. {
  903. adc_frequency = RCC_PLLSAI1_GetFreqDomain_ADC();
  904. }
  905. break;
  906. #if defined(RCC_PLLSAI2_SUPPORT)
  907. case LL_RCC_ADC_CLKSOURCE_PLLSAI2: /* PLLSAI2 clock used as ADC clock source */
  908. if (LL_RCC_PLLSAI2_IsReady())
  909. {
  910. adc_frequency = RCC_PLLSAI2_GetFreqDomain_ADC();
  911. }
  912. break;
  913. #endif /* RCC_PLLSAI2_SUPPORT */
  914. case LL_RCC_ADC_CLKSOURCE_SYSCLK: /* SYSCLK clock used as ADC clock source */
  915. adc_frequency = RCC_GetSystemClockFreq();
  916. break;
  917. case LL_RCC_ADC_CLKSOURCE_NONE: /* No clock used as ADC clock source */
  918. default:
  919. adc_frequency = LL_RCC_PERIPH_FREQUENCY_NA;
  920. break;
  921. }
  922. return adc_frequency;
  923. }
  924. #if defined(SWPMI1)
  925. /**
  926. * @brief Return SWPMIx clock frequency
  927. * @param SWPMIxSource This parameter can be one of the following values:
  928. * @arg @ref LL_RCC_SWPMI1_CLKSOURCE
  929. * @retval SWPMI clock frequency (in Hz)
  930. * - @ref LL_RCC_PERIPH_FREQUENCY_NO indicates that oscillator (HSI) is not ready
  931. */
  932. uint32_t LL_RCC_GetSWPMIClockFreq(uint32_t SWPMIxSource)
  933. {
  934. uint32_t swpmi_frequency = LL_RCC_PERIPH_FREQUENCY_NO;
  935. /* Check parameter */
  936. assert_param(IS_LL_RCC_SWPMI_CLKSOURCE(SWPMIxSource));
  937. /* SWPMI1CLK clock frequency */
  938. switch (LL_RCC_GetSWPMIClockSource(SWPMIxSource))
  939. {
  940. case LL_RCC_SWPMI1_CLKSOURCE_HSI: /* SWPMI1 Clock is HSI Osc. */
  941. if (LL_RCC_HSI_IsReady())
  942. {
  943. swpmi_frequency = HSI_VALUE;
  944. }
  945. break;
  946. case LL_RCC_SWPMI1_CLKSOURCE_PCLK1: /* SWPMI1 Clock is PCLK1 */
  947. default:
  948. swpmi_frequency = RCC_GetPCLK1ClockFreq(RCC_GetHCLKClockFreq(RCC_GetSystemClockFreq()));
  949. break;
  950. }
  951. return swpmi_frequency;
  952. }
  953. #endif /* SWPMI1 */
  954. #if defined(DFSDM1_Channel0)
  955. /**
  956. * @brief Return DFSDMx clock frequency
  957. * @param DFSDMxSource This parameter can be one of the following values:
  958. * @arg @ref LL_RCC_DFSDM1_CLKSOURCE
  959. * @retval DFSDM clock frequency (in Hz)
  960. */
  961. uint32_t LL_RCC_GetDFSDMClockFreq(uint32_t DFSDMxSource)
  962. {
  963. uint32_t dfsdm_frequency = LL_RCC_PERIPH_FREQUENCY_NO;
  964. /* Check parameter */
  965. assert_param(IS_LL_RCC_DFSDM_CLKSOURCE(DFSDMxSource));
  966. /* DFSDM1CLK clock frequency */
  967. switch (LL_RCC_GetDFSDMClockSource(DFSDMxSource))
  968. {
  969. case LL_RCC_DFSDM1_CLKSOURCE_SYSCLK: /* DFSDM1 Clock is SYSCLK */
  970. dfsdm_frequency = RCC_GetSystemClockFreq();
  971. break;
  972. case LL_RCC_DFSDM1_CLKSOURCE_PCLK2: /* DFSDM1 Clock is PCLK2 */
  973. default:
  974. dfsdm_frequency = RCC_GetPCLK2ClockFreq(RCC_GetHCLKClockFreq(RCC_GetSystemClockFreq()));
  975. break;
  976. }
  977. return dfsdm_frequency;
  978. }
  979. #endif /* DFSDM1_Channel0 */
  980. /**
  981. * @}
  982. */
  983. /**
  984. * @}
  985. */
  986. /** @addtogroup RCC_LL_Private_Functions
  987. * @{
  988. */
  989. /**
  990. * @brief Return SYSTEM clock frequency
  991. * @retval SYSTEM clock frequency (in Hz)
  992. */
  993. uint32_t RCC_GetSystemClockFreq(void)
  994. {
  995. uint32_t frequency = 0U;
  996. /* Get SYSCLK source -------------------------------------------------------*/
  997. switch (LL_RCC_GetSysClkSource())
  998. {
  999. case LL_RCC_SYS_CLKSOURCE_STATUS_MSI: /* MSI used as system clock source */
  1000. frequency = __LL_RCC_CALC_MSI_FREQ(LL_RCC_MSI_IsEnabledRangeSelect(),
  1001. (LL_RCC_MSI_IsEnabledRangeSelect() ?
  1002. LL_RCC_MSI_GetRange() :
  1003. LL_RCC_MSI_GetRangeAfterStandby()));
  1004. break;
  1005. case LL_RCC_SYS_CLKSOURCE_STATUS_HSI: /* HSI used as system clock source */
  1006. frequency = HSI_VALUE;
  1007. break;
  1008. case LL_RCC_SYS_CLKSOURCE_STATUS_HSE: /* HSE used as system clock source */
  1009. frequency = HSE_VALUE;
  1010. break;
  1011. case LL_RCC_SYS_CLKSOURCE_STATUS_PLL: /* PLL used as system clock source */
  1012. frequency = RCC_PLL_GetFreqDomain_SYS();
  1013. break;
  1014. default:
  1015. frequency = __LL_RCC_CALC_MSI_FREQ(LL_RCC_MSI_IsEnabledRangeSelect(),
  1016. (LL_RCC_MSI_IsEnabledRangeSelect() ?
  1017. LL_RCC_MSI_GetRange() :
  1018. LL_RCC_MSI_GetRangeAfterStandby()));
  1019. break;
  1020. }
  1021. return frequency;
  1022. }
  1023. /**
  1024. * @brief Return HCLK clock frequency
  1025. * @param SYSCLK_Frequency SYSCLK clock frequency
  1026. * @retval HCLK clock frequency (in Hz)
  1027. */
  1028. uint32_t RCC_GetHCLKClockFreq(uint32_t SYSCLK_Frequency)
  1029. {
  1030. /* HCLK clock frequency */
  1031. return __LL_RCC_CALC_HCLK_FREQ(SYSCLK_Frequency, LL_RCC_GetAHBPrescaler());
  1032. }
  1033. /**
  1034. * @brief Return PCLK1 clock frequency
  1035. * @param HCLK_Frequency HCLK clock frequency
  1036. * @retval PCLK1 clock frequency (in Hz)
  1037. */
  1038. uint32_t RCC_GetPCLK1ClockFreq(uint32_t HCLK_Frequency)
  1039. {
  1040. /* PCLK1 clock frequency */
  1041. return __LL_RCC_CALC_PCLK1_FREQ(HCLK_Frequency, LL_RCC_GetAPB1Prescaler());
  1042. }
  1043. /**
  1044. * @brief Return PCLK2 clock frequency
  1045. * @param HCLK_Frequency HCLK clock frequency
  1046. * @retval PCLK2 clock frequency (in Hz)
  1047. */
  1048. uint32_t RCC_GetPCLK2ClockFreq(uint32_t HCLK_Frequency)
  1049. {
  1050. /* PCLK2 clock frequency */
  1051. return __LL_RCC_CALC_PCLK2_FREQ(HCLK_Frequency, LL_RCC_GetAPB2Prescaler());
  1052. }
  1053. /**
  1054. * @brief Return PLL clock frequency used for system domain
  1055. * @retval PLL clock frequency (in Hz)
  1056. */
  1057. uint32_t RCC_PLL_GetFreqDomain_SYS(void)
  1058. {
  1059. uint32_t pllinputfreq = 0U, pllsource = 0U;
  1060. /* PLL_VCO = (HSE_VALUE or HSI_VALUE or MSI_VALUE/ PLLM) * PLLN
  1061. SYSCLK = PLL_VCO / PLLR
  1062. */
  1063. pllsource = LL_RCC_PLL_GetMainSource();
  1064. switch (pllsource)
  1065. {
  1066. case LL_RCC_PLLSOURCE_MSI: /* MSI used as PLL clock source */
  1067. pllinputfreq = __LL_RCC_CALC_MSI_FREQ(LL_RCC_MSI_IsEnabledRangeSelect(),
  1068. (LL_RCC_MSI_IsEnabledRangeSelect() ?
  1069. LL_RCC_MSI_GetRange() :
  1070. LL_RCC_MSI_GetRangeAfterStandby()));
  1071. break;
  1072. case LL_RCC_PLLSOURCE_HSI: /* HSI used as PLL clock source */
  1073. pllinputfreq = HSI_VALUE;
  1074. break;
  1075. case LL_RCC_PLLSOURCE_HSE: /* HSE used as PLL clock source */
  1076. pllinputfreq = HSE_VALUE;
  1077. break;
  1078. default:
  1079. pllinputfreq = __LL_RCC_CALC_MSI_FREQ(LL_RCC_MSI_IsEnabledRangeSelect(),
  1080. (LL_RCC_MSI_IsEnabledRangeSelect() ?
  1081. LL_RCC_MSI_GetRange() :
  1082. LL_RCC_MSI_GetRangeAfterStandby()));
  1083. break;
  1084. }
  1085. return __LL_RCC_CALC_PLLCLK_FREQ(pllinputfreq, LL_RCC_PLL_GetDivider(),
  1086. LL_RCC_PLL_GetN(), LL_RCC_PLL_GetR());
  1087. }
  1088. /**
  1089. * @brief Return PLL clock frequency used for SAI domain
  1090. * @retval PLL clock frequency (in Hz)
  1091. */
  1092. uint32_t RCC_PLL_GetFreqDomain_SAI(void)
  1093. {
  1094. uint32_t pllinputfreq = 0U, pllsource = 0U;
  1095. /* PLL_VCO = (HSE_VALUE or HSI_VALUE or MSI_VALUE / PLLM) * PLLN
  1096. SAI Domain clock = PLL_VCO / PLLP
  1097. */
  1098. pllsource = LL_RCC_PLL_GetMainSource();
  1099. switch (pllsource)
  1100. {
  1101. case LL_RCC_PLLSOURCE_MSI: /* MSI used as PLL clock source */
  1102. pllinputfreq = __LL_RCC_CALC_MSI_FREQ(LL_RCC_MSI_IsEnabledRangeSelect(),
  1103. (LL_RCC_MSI_IsEnabledRangeSelect() ?
  1104. LL_RCC_MSI_GetRange() :
  1105. LL_RCC_MSI_GetRangeAfterStandby()));
  1106. break;
  1107. case LL_RCC_PLLSOURCE_HSI: /* HSI used as PLL clock source */
  1108. pllinputfreq = HSI_VALUE;
  1109. break;
  1110. case LL_RCC_PLLSOURCE_HSE: /* HSE used as PLL clock source */
  1111. pllinputfreq = HSE_VALUE;
  1112. break;
  1113. default:
  1114. pllinputfreq = __LL_RCC_CALC_MSI_FREQ(LL_RCC_MSI_IsEnabledRangeSelect(),
  1115. (LL_RCC_MSI_IsEnabledRangeSelect() ?
  1116. LL_RCC_MSI_GetRange() :
  1117. LL_RCC_MSI_GetRangeAfterStandby()));
  1118. break;
  1119. }
  1120. return __LL_RCC_CALC_PLLCLK_SAI_FREQ(pllinputfreq, LL_RCC_PLL_GetDivider(),
  1121. LL_RCC_PLL_GetN(), LL_RCC_PLL_GetP());
  1122. }
  1123. /**
  1124. * @brief Return PLL clock frequency used for 48 MHz domain
  1125. * @retval PLL clock frequency (in Hz)
  1126. */
  1127. uint32_t RCC_PLL_GetFreqDomain_48M(void)
  1128. {
  1129. uint32_t pllinputfreq = 0U, pllsource = 0U;
  1130. /* PLL_VCO = (HSE_VALUE or HSI_VALUE or MSI_VALUE/ PLLM) * PLLN
  1131. 48M Domain clock = PLL_VCO / PLLQ
  1132. */
  1133. pllsource = LL_RCC_PLL_GetMainSource();
  1134. switch (pllsource)
  1135. {
  1136. case LL_RCC_PLLSOURCE_MSI: /* MSI used as PLL clock source */
  1137. pllinputfreq = __LL_RCC_CALC_MSI_FREQ(LL_RCC_MSI_IsEnabledRangeSelect(),
  1138. (LL_RCC_MSI_IsEnabledRangeSelect() ?
  1139. LL_RCC_MSI_GetRange() :
  1140. LL_RCC_MSI_GetRangeAfterStandby()));
  1141. break;
  1142. case LL_RCC_PLLSOURCE_HSI: /* HSI used as PLL clock source */
  1143. pllinputfreq = HSI_VALUE;
  1144. break;
  1145. case LL_RCC_PLLSOURCE_HSE: /* HSE used as PLL clock source */
  1146. pllinputfreq = HSE_VALUE;
  1147. break;
  1148. default:
  1149. pllinputfreq = __LL_RCC_CALC_MSI_FREQ(LL_RCC_MSI_IsEnabledRangeSelect(),
  1150. (LL_RCC_MSI_IsEnabledRangeSelect() ?
  1151. LL_RCC_MSI_GetRange() :
  1152. LL_RCC_MSI_GetRangeAfterStandby()));
  1153. break;
  1154. }
  1155. return __LL_RCC_CALC_PLLCLK_48M_FREQ(pllinputfreq, LL_RCC_PLL_GetDivider(),
  1156. LL_RCC_PLL_GetN(), LL_RCC_PLL_GetQ());
  1157. }
  1158. /**
  1159. * @brief Return PLLSAI1 clock frequency used for SAI domain
  1160. * @retval PLLSAI1 clock frequency (in Hz)
  1161. */
  1162. uint32_t RCC_PLLSAI1_GetFreqDomain_SAI(void)
  1163. {
  1164. uint32_t pllinputfreq = 0U, pllsource = 0U;
  1165. /* PLLSAI1_VCO = (HSE_VALUE or HSI_VALUE or MSI_VALUE/ PLLM) * PLLSAI1N */
  1166. /* SAI Domain clock = PLLSAI1_VCO / PLLSAI1P */
  1167. pllsource = LL_RCC_PLL_GetMainSource();
  1168. switch (pllsource)
  1169. {
  1170. case LL_RCC_PLLSOURCE_MSI: /* MSI used as PLLSAI1 clock source */
  1171. pllinputfreq = __LL_RCC_CALC_MSI_FREQ(LL_RCC_MSI_IsEnabledRangeSelect(),
  1172. (LL_RCC_MSI_IsEnabledRangeSelect() ?
  1173. LL_RCC_MSI_GetRange() :
  1174. LL_RCC_MSI_GetRangeAfterStandby()));
  1175. break;
  1176. case LL_RCC_PLLSOURCE_HSI: /* HSI used as PLLSAI1 clock source */
  1177. pllinputfreq = HSI_VALUE;
  1178. break;
  1179. case LL_RCC_PLLSOURCE_HSE: /* HSE used as PLLSAI1 clock source */
  1180. pllinputfreq = HSE_VALUE;
  1181. break;
  1182. default:
  1183. pllinputfreq = __LL_RCC_CALC_MSI_FREQ(LL_RCC_MSI_IsEnabledRangeSelect(),
  1184. (LL_RCC_MSI_IsEnabledRangeSelect() ?
  1185. LL_RCC_MSI_GetRange() :
  1186. LL_RCC_MSI_GetRangeAfterStandby()));
  1187. break;
  1188. }
  1189. return __LL_RCC_CALC_PLLSAI1_SAI_FREQ(pllinputfreq, LL_RCC_PLL_GetDivider(),
  1190. LL_RCC_PLLSAI1_GetN(), LL_RCC_PLLSAI1_GetP());
  1191. }
  1192. /**
  1193. * @brief Return PLLSAI1 clock frequency used for 48Mhz domain
  1194. * @retval PLLSAI1 clock frequency (in Hz)
  1195. */
  1196. uint32_t RCC_PLLSAI1_GetFreqDomain_48M(void)
  1197. {
  1198. uint32_t pllinputfreq = 0U, pllsource = 0U;
  1199. /* PLLSAI1_VCO = (HSE_VALUE or HSI_VALUE or MSI_VALUE/ PLLM) * PLLSAI1N */
  1200. /* 48M Domain clock = PLLSAI1_VCO / PLLSAI1Q */
  1201. pllsource = LL_RCC_PLL_GetMainSource();
  1202. switch (pllsource)
  1203. {
  1204. case LL_RCC_PLLSOURCE_MSI: /* MSI used as PLLSAI1 clock source */
  1205. pllinputfreq = __LL_RCC_CALC_MSI_FREQ(LL_RCC_MSI_IsEnabledRangeSelect(),
  1206. (LL_RCC_MSI_IsEnabledRangeSelect() ?
  1207. LL_RCC_MSI_GetRange() :
  1208. LL_RCC_MSI_GetRangeAfterStandby()));
  1209. break;
  1210. case LL_RCC_PLLSOURCE_HSI: /* HSI used as PLLSAI1 clock source */
  1211. pllinputfreq = HSI_VALUE;
  1212. break;
  1213. case LL_RCC_PLLSOURCE_HSE: /* HSE used as PLLSAI1 clock source */
  1214. pllinputfreq = HSE_VALUE;
  1215. break;
  1216. default:
  1217. pllinputfreq = __LL_RCC_CALC_MSI_FREQ(LL_RCC_MSI_IsEnabledRangeSelect(),
  1218. (LL_RCC_MSI_IsEnabledRangeSelect() ?
  1219. LL_RCC_MSI_GetRange() :
  1220. LL_RCC_MSI_GetRangeAfterStandby()));
  1221. break;
  1222. }
  1223. return __LL_RCC_CALC_PLLSAI1_48M_FREQ(pllinputfreq, LL_RCC_PLL_GetDivider(),
  1224. LL_RCC_PLLSAI1_GetN(), LL_RCC_PLLSAI1_GetQ());
  1225. }
  1226. /**
  1227. * @brief Return PLLSAI1 clock frequency used for ADC domain
  1228. * @retval PLLSAI1 clock frequency (in Hz)
  1229. */
  1230. uint32_t RCC_PLLSAI1_GetFreqDomain_ADC(void)
  1231. {
  1232. uint32_t pllinputfreq = 0U, pllsource = 0U;
  1233. /* PLLSAI1_VCO = (HSE_VALUE or HSI_VALUE or MSI_VALUE/ PLLM) * PLLSAI1N */
  1234. /* 48M Domain clock = PLLSAI1_VCO / PLLSAI1R */
  1235. pllsource = LL_RCC_PLL_GetMainSource();
  1236. switch (pllsource)
  1237. {
  1238. case LL_RCC_PLLSOURCE_MSI: /* MSI used as PLLSAI1 clock source */
  1239. pllinputfreq = __LL_RCC_CALC_MSI_FREQ(LL_RCC_MSI_IsEnabledRangeSelect(),
  1240. (LL_RCC_MSI_IsEnabledRangeSelect() ?
  1241. LL_RCC_MSI_GetRange() :
  1242. LL_RCC_MSI_GetRangeAfterStandby()));
  1243. break;
  1244. case LL_RCC_PLLSOURCE_HSI: /* HSI used as PLLSAI1 clock source */
  1245. pllinputfreq = HSI_VALUE;
  1246. break;
  1247. case LL_RCC_PLLSOURCE_HSE: /* HSE used as PLLSAI1 clock source */
  1248. pllinputfreq = HSE_VALUE;
  1249. break;
  1250. default:
  1251. pllinputfreq = __LL_RCC_CALC_MSI_FREQ(LL_RCC_MSI_IsEnabledRangeSelect(),
  1252. (LL_RCC_MSI_IsEnabledRangeSelect() ?
  1253. LL_RCC_MSI_GetRange() :
  1254. LL_RCC_MSI_GetRangeAfterStandby()));
  1255. break;
  1256. }
  1257. return __LL_RCC_CALC_PLLSAI1_ADC_FREQ(pllinputfreq, LL_RCC_PLL_GetDivider(),
  1258. LL_RCC_PLLSAI1_GetN(), LL_RCC_PLLSAI1_GetR());
  1259. }
  1260. #if defined(RCC_PLLSAI2_SUPPORT)
  1261. /**
  1262. * @brief Return PLLSAI2 clock frequency used for SAI domain
  1263. * @retval PLLSAI2 clock frequency (in Hz)
  1264. */
  1265. uint32_t RCC_PLLSAI2_GetFreqDomain_SAI(void)
  1266. {
  1267. uint32_t pllinputfreq = 0U, pllsource = 0U;
  1268. /* PLLSAI2_VCO = (HSE_VALUE or HSI_VALUE or MSI_VALUE/ PLLM) * PLLSAI2N */
  1269. /* SAI Domain clock = PLLSAI2_VCO / PLLSAI2P */
  1270. pllsource = LL_RCC_PLL_GetMainSource();
  1271. switch (pllsource)
  1272. {
  1273. case LL_RCC_PLLSOURCE_MSI: /* MSI used as PLLSAI2 clock source */
  1274. pllinputfreq = __LL_RCC_CALC_MSI_FREQ(LL_RCC_MSI_IsEnabledRangeSelect(),
  1275. (LL_RCC_MSI_IsEnabledRangeSelect() ?
  1276. LL_RCC_MSI_GetRange() :
  1277. LL_RCC_MSI_GetRangeAfterStandby()));
  1278. break;
  1279. case LL_RCC_PLLSOURCE_HSI: /* HSI used as PLLSAI2 clock source */
  1280. pllinputfreq = HSI_VALUE;
  1281. break;
  1282. case LL_RCC_PLLSOURCE_HSE: /* HSE used as PLLSAI2 clock source */
  1283. pllinputfreq = HSE_VALUE;
  1284. break;
  1285. default:
  1286. pllinputfreq = __LL_RCC_CALC_MSI_FREQ(LL_RCC_MSI_IsEnabledRangeSelect(),
  1287. (LL_RCC_MSI_IsEnabledRangeSelect() ?
  1288. LL_RCC_MSI_GetRange() :
  1289. LL_RCC_MSI_GetRangeAfterStandby()));
  1290. break;
  1291. }
  1292. return __LL_RCC_CALC_PLLSAI2_SAI_FREQ(pllinputfreq, LL_RCC_PLL_GetDivider(),
  1293. LL_RCC_PLLSAI2_GetN(), LL_RCC_PLLSAI2_GetP());
  1294. }
  1295. /**
  1296. * @brief Return PLLSAI2 clock frequency used for ADC domain
  1297. * @retval PLLSAI2 clock frequency (in Hz)
  1298. */
  1299. uint32_t RCC_PLLSAI2_GetFreqDomain_ADC(void)
  1300. {
  1301. uint32_t pllinputfreq = 0U, pllsource = 0U;
  1302. /* PLLSAI2_VCO = (HSE_VALUE or HSI_VALUE or MSI_VALUE/ PLLM) * PLLSAI2N */
  1303. /* 48M Domain clock = PLLSAI2_VCO / PLLSAI2R */
  1304. pllsource = LL_RCC_PLL_GetMainSource();
  1305. switch (pllsource)
  1306. {
  1307. case LL_RCC_PLLSOURCE_MSI: /* MSI used as PLLSAI2 clock source */
  1308. pllinputfreq = __LL_RCC_CALC_MSI_FREQ(LL_RCC_MSI_IsEnabledRangeSelect(),
  1309. (LL_RCC_MSI_IsEnabledRangeSelect() ?
  1310. LL_RCC_MSI_GetRange() :
  1311. LL_RCC_MSI_GetRangeAfterStandby()));
  1312. break;
  1313. case LL_RCC_PLLSOURCE_HSI: /* HSI used as PLLSAI2 clock source */
  1314. pllinputfreq = HSI_VALUE;
  1315. break;
  1316. case LL_RCC_PLLSOURCE_HSE: /* HSE used as PLLSAI2 clock source */
  1317. pllinputfreq = HSE_VALUE;
  1318. break;
  1319. default:
  1320. pllinputfreq = __LL_RCC_CALC_MSI_FREQ(LL_RCC_MSI_IsEnabledRangeSelect(),
  1321. (LL_RCC_MSI_IsEnabledRangeSelect() ?
  1322. LL_RCC_MSI_GetRange() :
  1323. LL_RCC_MSI_GetRangeAfterStandby()));
  1324. break;
  1325. }
  1326. return __LL_RCC_CALC_PLLSAI2_ADC_FREQ(pllinputfreq, LL_RCC_PLL_GetDivider(),
  1327. LL_RCC_PLLSAI2_GetN(), LL_RCC_PLLSAI2_GetR());
  1328. }
  1329. #endif /*RCC_PLLSAI2_SUPPORT*/
  1330. /**
  1331. * @}
  1332. */
  1333. /**
  1334. * @}
  1335. */
  1336. #endif /* defined(RCC) */
  1337. /**
  1338. * @}
  1339. */
  1340. #endif /* USE_FULL_LL_DRIVER */
  1341. /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/