rt_low_level_init.c 1.7 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849
  1. /*
  2. * Copyright (c) 2006-2021, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2015-04-14 ArdaFu first version
  9. */
  10. /* write register a=address, v=value */
  11. #define write_reg(a,v) (*(volatile unsigned int *)(a) = (v))
  12. /* Processor Reset */
  13. #define AT91C_RSTC_PROCRST (1 << 0)
  14. #define AT91C_RSTC_PERRST (1 << 2)
  15. #define AT91C_RSTC_KEY (0xa5 << 24)
  16. #define AT91C_MATRIX_BASE (0XFFFFEE00)
  17. /* Master Remap Control Register */
  18. #define AT91C_MATRIX_MRCR (AT91C_MATRIX_BASE + 0x100)
  19. /* Remap Command for AHB Master 0 (ARM926EJ-S InSTRuction Master) */
  20. #define AT91C_MATRIX_RCB0 (1 << 0)
  21. /* Remap Command for AHB Master 1 (ARM926EJ-S Data Master) */
  22. #define AT91C_MATRIX_RCB1 (1 << 1)
  23. #define AT91C_AIC_BASE (0XFFFFF000)
  24. /* Interrupt DisaBLe Command Register */
  25. #define AT91C_AIC_IDCR (AT91C_AIC_BASE + 0x124)
  26. /* Interrupt Clear Command Register */
  27. #define AT91C_AIC_ICCR (AT91C_AIC_BASE + 0x128)
  28. #define AT91C_WDT_BASE (0XFFFFFD40)
  29. #define AT91C_WDT_CR (AT91C_WDT_BASE + 0x00)
  30. #define AT91C_WDT_CR_KEY (0xA5000000)
  31. #define AT91C_WDT_CR_WDRSTT (0x00000001)
  32. #define AT91C_WDT_MR (AT91C_WDT_BASE + 0x04)
  33. #define AT91C_WDT_MR_WDDIS (0x00008000)
  34. void rt_low_level_init(void)
  35. {
  36. // Mask all IRQs by clearing all bits in the INTMRS
  37. write_reg(AT91C_AIC_IDCR, 0xFFFFFFFF);
  38. write_reg(AT91C_AIC_ICCR, 0xFFFFFFFF);
  39. // Remap internal ram to 0x00000000 Address
  40. write_reg(AT91C_MATRIX_MRCR, AT91C_MATRIX_RCB0 | AT91C_MATRIX_RCB1);
  41. // Disable the watchdog
  42. //write_reg(AT91C_WDT_CR, AT91C_WDT_CR_KEY|AT91C_WDT_CR_WDRSTT);
  43. //write_reg(AT91C_WDT_MR, AT91C_WDT_MR_WDDIS);
  44. }