mss_gpio.c 7.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298
  1. /*******************************************************************************
  2. * (c) Copyright 2008-2015 Microsemi SoC Products Group. All rights reserved.
  3. *
  4. * SmartFusion2 microcontroller subsystem GPIO bare metal driver implementation.
  5. *
  6. * SVN $Revision: 7749 $
  7. * SVN $Date: 2015-09-04 14:32:09 +0530 (Fri, 04 Sep 2015) $
  8. */
  9. #include "mss_gpio.h"
  10. #include "../../CMSIS/mss_assert.h"
  11. #ifdef __cplusplus
  12. extern "C" {
  13. #endif
  14. /*-------------------------------------------------------------------------*//**
  15. * Defines.
  16. */
  17. #define GPIO_INT_ENABLE_MASK ((uint32_t)0x00000008uL)
  18. #define OUTPUT_BUFFER_ENABLE_MASK 0x00000004u
  19. #define NB_OF_GPIO ((uint32_t)32)
  20. /*-------------------------------------------------------------------------*//**
  21. * Lookup table of GPIO configuration registers address indexed on GPIO ID.
  22. */
  23. static uint32_t volatile * const g_config_reg_lut[NB_OF_GPIO] =
  24. {
  25. &(GPIO->GPIO_0_CFG),
  26. &(GPIO->GPIO_1_CFG),
  27. &(GPIO->GPIO_2_CFG),
  28. &(GPIO->GPIO_3_CFG),
  29. &(GPIO->GPIO_4_CFG),
  30. &(GPIO->GPIO_5_CFG),
  31. &(GPIO->GPIO_6_CFG),
  32. &(GPIO->GPIO_7_CFG),
  33. &(GPIO->GPIO_8_CFG),
  34. &(GPIO->GPIO_9_CFG),
  35. &(GPIO->GPIO_10_CFG),
  36. &(GPIO->GPIO_11_CFG),
  37. &(GPIO->GPIO_12_CFG),
  38. &(GPIO->GPIO_13_CFG),
  39. &(GPIO->GPIO_14_CFG),
  40. &(GPIO->GPIO_15_CFG),
  41. &(GPIO->GPIO_16_CFG),
  42. &(GPIO->GPIO_17_CFG),
  43. &(GPIO->GPIO_18_CFG),
  44. &(GPIO->GPIO_19_CFG),
  45. &(GPIO->GPIO_20_CFG),
  46. &(GPIO->GPIO_21_CFG),
  47. &(GPIO->GPIO_22_CFG),
  48. &(GPIO->GPIO_23_CFG),
  49. &(GPIO->GPIO_24_CFG),
  50. &(GPIO->GPIO_25_CFG),
  51. &(GPIO->GPIO_26_CFG),
  52. &(GPIO->GPIO_27_CFG),
  53. &(GPIO->GPIO_28_CFG),
  54. &(GPIO->GPIO_29_CFG),
  55. &(GPIO->GPIO_30_CFG),
  56. &(GPIO->GPIO_31_CFG)
  57. };
  58. /*-------------------------------------------------------------------------*//**
  59. * Lookup table of Cortex-M3 GPIO interrupt number indexed on GPIO ID.
  60. */
  61. static const IRQn_Type g_gpio_irqn_lut[NB_OF_GPIO] =
  62. {
  63. GPIO0_IRQn,
  64. GPIO1_IRQn,
  65. GPIO2_IRQn,
  66. GPIO3_IRQn,
  67. GPIO4_IRQn,
  68. GPIO5_IRQn,
  69. GPIO6_IRQn,
  70. GPIO7_IRQn,
  71. GPIO8_IRQn,
  72. GPIO9_IRQn,
  73. GPIO10_IRQn,
  74. GPIO11_IRQn,
  75. GPIO12_IRQn,
  76. GPIO13_IRQn,
  77. GPIO14_IRQn,
  78. GPIO15_IRQn,
  79. GPIO16_IRQn,
  80. GPIO17_IRQn,
  81. GPIO18_IRQn,
  82. GPIO19_IRQn,
  83. GPIO20_IRQn,
  84. GPIO21_IRQn,
  85. GPIO22_IRQn,
  86. GPIO23_IRQn,
  87. GPIO24_IRQn,
  88. GPIO25_IRQn,
  89. GPIO26_IRQn,
  90. GPIO27_IRQn,
  91. GPIO28_IRQn,
  92. GPIO29_IRQn,
  93. GPIO30_IRQn,
  94. GPIO31_IRQn
  95. };
  96. /*-------------------------------------------------------------------------*//**
  97. * MSS_GPIO_init
  98. * See "mss_gpio.h" for details of how to use this function.
  99. */
  100. void MSS_GPIO_init( void )
  101. {
  102. uint32_t inc;
  103. /* reset MSS GPIO hardware */
  104. SYSREG->SOFT_RST_CR |= SYSREG_GPIO_SOFTRESET_MASK;
  105. SYSREG->SOFT_RST_CR |= (SYSREG_GPIO_7_0_SOFTRESET_MASK |
  106. SYSREG_GPIO_15_8_SOFTRESET_MASK |
  107. SYSREG_GPIO_23_16_SOFTRESET_MASK |
  108. SYSREG_GPIO_31_24_SOFTRESET_MASK);
  109. /* Clear any previously pended MSS GPIO interrupt */
  110. for(inc = 0U; inc < NB_OF_GPIO; ++inc)
  111. {
  112. NVIC_DisableIRQ(g_gpio_irqn_lut[inc]);
  113. NVIC_ClearPendingIRQ(g_gpio_irqn_lut[inc]);
  114. }
  115. /* Take MSS GPIO hardware out of reset. */
  116. SYSREG->SOFT_RST_CR &= ~(SYSREG_GPIO_7_0_SOFTRESET_MASK |
  117. SYSREG_GPIO_15_8_SOFTRESET_MASK |
  118. SYSREG_GPIO_23_16_SOFTRESET_MASK |
  119. SYSREG_GPIO_31_24_SOFTRESET_MASK);
  120. SYSREG->SOFT_RST_CR &= ~SYSREG_GPIO_SOFTRESET_MASK;
  121. }
  122. /*-------------------------------------------------------------------------*//**
  123. * MSS_GPIO_config
  124. * See "mss_gpio.h" for details of how to use this function.
  125. */
  126. void MSS_GPIO_config
  127. (
  128. mss_gpio_id_t port_id,
  129. uint32_t config
  130. )
  131. {
  132. uint32_t gpio_idx = (uint32_t)port_id;
  133. ASSERT(gpio_idx < NB_OF_GPIO);
  134. if(gpio_idx < NB_OF_GPIO)
  135. {
  136. *(g_config_reg_lut[gpio_idx]) = config;
  137. }
  138. }
  139. /*-------------------------------------------------------------------------*//**
  140. * MSS_GPIO_set_output
  141. * See "mss_gpio.h" for details of how to use this function.
  142. */
  143. void MSS_GPIO_set_output
  144. (
  145. mss_gpio_id_t port_id,
  146. uint8_t value
  147. )
  148. {
  149. uint32_t gpio_setting;
  150. uint32_t gpio_idx = (uint32_t)port_id;
  151. ASSERT(gpio_idx < NB_OF_GPIO);
  152. if(gpio_idx < NB_OF_GPIO)
  153. {
  154. gpio_setting = GPIO->GPIO_OUT;
  155. gpio_setting &= ~((uint32_t)0x01u << gpio_idx);
  156. gpio_setting |= ((uint32_t)value & 0x01u) << gpio_idx;
  157. GPIO->GPIO_OUT = gpio_setting;
  158. }
  159. }
  160. /*-------------------------------------------------------------------------*//**
  161. * MSS_GPIO_drive_inout
  162. * See "mss_gpio.h" for details of how to use this function.
  163. */
  164. void MSS_GPIO_drive_inout
  165. (
  166. mss_gpio_id_t port_id,
  167. mss_gpio_inout_state_t inout_state
  168. )
  169. {
  170. uint32_t outputs_state;
  171. uint32_t config;
  172. uint32_t gpio_idx = (uint32_t)port_id;
  173. ASSERT(gpio_idx < NB_OF_GPIO);
  174. if(gpio_idx < NB_OF_GPIO)
  175. {
  176. switch(inout_state)
  177. {
  178. case MSS_GPIO_DRIVE_HIGH:
  179. /* Set output high */
  180. outputs_state = GPIO->GPIO_OUT;
  181. outputs_state |= (uint32_t)1 << gpio_idx;
  182. GPIO->GPIO_OUT = outputs_state;
  183. /* Enable output buffer */
  184. config = *(g_config_reg_lut[gpio_idx]);
  185. config |= OUTPUT_BUFFER_ENABLE_MASK;
  186. *(g_config_reg_lut[gpio_idx]) = config;
  187. break;
  188. case MSS_GPIO_DRIVE_LOW:
  189. /* Set output low */
  190. outputs_state = GPIO->GPIO_OUT;
  191. outputs_state &= ~((uint32_t)((uint32_t)1 << gpio_idx));
  192. GPIO->GPIO_OUT = outputs_state;
  193. /* Enable output buffer */
  194. config = *(g_config_reg_lut[gpio_idx]);
  195. config |= OUTPUT_BUFFER_ENABLE_MASK;
  196. *(g_config_reg_lut[gpio_idx]) = config;
  197. break;
  198. case MSS_GPIO_HIGH_Z:
  199. /* Disable output buffer */
  200. config = *(g_config_reg_lut[gpio_idx]);
  201. config &= ~OUTPUT_BUFFER_ENABLE_MASK;
  202. *(g_config_reg_lut[gpio_idx]) = config;
  203. break;
  204. default:
  205. ASSERT(0);
  206. break;
  207. }
  208. }
  209. }
  210. /*-------------------------------------------------------------------------*//**
  211. * MSS_GPIO_enable_irq
  212. * See "mss_gpio.h" for details of how to use this function.
  213. */
  214. void MSS_GPIO_enable_irq
  215. (
  216. mss_gpio_id_t port_id
  217. )
  218. {
  219. uint32_t cfg_value;
  220. uint32_t gpio_idx = (uint32_t)port_id;
  221. ASSERT(gpio_idx < NB_OF_GPIO);
  222. if(gpio_idx < NB_OF_GPIO)
  223. {
  224. cfg_value = *(g_config_reg_lut[gpio_idx]);
  225. *(g_config_reg_lut[gpio_idx]) = (cfg_value | GPIO_INT_ENABLE_MASK);
  226. NVIC_EnableIRQ(g_gpio_irqn_lut[gpio_idx]);
  227. }
  228. }
  229. /*-------------------------------------------------------------------------*//**
  230. * MSS_GPIO_disable_irq
  231. * See "mss_gpio.h" for details of how to use this function.
  232. */
  233. void MSS_GPIO_disable_irq
  234. (
  235. mss_gpio_id_t port_id
  236. )
  237. {
  238. uint32_t cfg_value;
  239. uint32_t gpio_idx = (uint32_t)port_id;
  240. ASSERT(gpio_idx < NB_OF_GPIO);
  241. if(gpio_idx < NB_OF_GPIO)
  242. {
  243. cfg_value = *(g_config_reg_lut[gpio_idx]);
  244. *(g_config_reg_lut[gpio_idx]) = (cfg_value & ~GPIO_INT_ENABLE_MASK);
  245. }
  246. }
  247. /*-------------------------------------------------------------------------*//**
  248. * MSS_GPIO_clear_irq
  249. * See "mss_gpio.h" for details of how to use this function.
  250. */
  251. void MSS_GPIO_clear_irq
  252. (
  253. mss_gpio_id_t port_id
  254. )
  255. {
  256. uint32_t gpio_idx = (uint32_t)port_id;
  257. ASSERT(gpio_idx < NB_OF_GPIO);
  258. if(gpio_idx < NB_OF_GPIO)
  259. {
  260. GPIO->GPIO_IRQ = ((uint32_t)1) << gpio_idx;
  261. }
  262. __ASM volatile ("dsb");
  263. }
  264. #ifdef __cplusplus
  265. }
  266. #endif