drv_usart_v2.c 34 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185
  1. /*
  2. * Copyright (c) 2006-2021, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2021-06-01 KyleChan first version
  9. */
  10. #include "board.h"
  11. #include "drv_usart_v2.h"
  12. #ifdef RT_USING_SERIAL_V2
  13. //#define DRV_DEBUG
  14. #define DBG_TAG "drv.usart"
  15. #ifdef DRV_DEBUG
  16. #define DBG_LVL DBG_LOG
  17. #else
  18. #define DBG_LVL DBG_INFO
  19. #endif /* DRV_DEBUG */
  20. #include <rtdbg.h>
  21. #if !defined(BSP_USING_UART1) && !defined(BSP_USING_UART2) && !defined(BSP_USING_UART3) && \
  22. !defined(BSP_USING_UART4) && !defined(BSP_USING_UART5) && !defined(BSP_USING_UART6) && \
  23. !defined(BSP_USING_UART7) && !defined(BSP_USING_UART8) && !defined(BSP_USING_LPUART1)
  24. #error "Please define at least one BSP_USING_UARTx"
  25. /* this driver can be disabled at menuconfig -> RT-Thread Components -> Device Drivers */
  26. #endif
  27. #ifdef RT_SERIAL_USING_DMA
  28. static void stm32_dma_config(struct rt_serial_device *serial, rt_ubase_t flag);
  29. #endif
  30. enum
  31. {
  32. #ifdef BSP_USING_UART1
  33. UART1_INDEX,
  34. #endif
  35. #ifdef BSP_USING_UART2
  36. UART2_INDEX,
  37. #endif
  38. #ifdef BSP_USING_UART3
  39. UART3_INDEX,
  40. #endif
  41. #ifdef BSP_USING_UART4
  42. UART4_INDEX,
  43. #endif
  44. #ifdef BSP_USING_UART5
  45. UART5_INDEX,
  46. #endif
  47. #ifdef BSP_USING_UART6
  48. UART6_INDEX,
  49. #endif
  50. #ifdef BSP_USING_UART7
  51. UART7_INDEX,
  52. #endif
  53. #ifdef BSP_USING_UART8
  54. UART8_INDEX,
  55. #endif
  56. #ifdef BSP_USING_LPUART1
  57. LPUART1_INDEX,
  58. #endif
  59. };
  60. static struct stm32_uart_config uart_config[] =
  61. {
  62. #ifdef BSP_USING_UART1
  63. UART1_CONFIG,
  64. #endif
  65. #ifdef BSP_USING_UART2
  66. UART2_CONFIG,
  67. #endif
  68. #ifdef BSP_USING_UART3
  69. UART3_CONFIG,
  70. #endif
  71. #ifdef BSP_USING_UART4
  72. UART4_CONFIG,
  73. #endif
  74. #ifdef BSP_USING_UART5
  75. UART5_CONFIG,
  76. #endif
  77. #ifdef BSP_USING_UART6
  78. UART6_CONFIG,
  79. #endif
  80. #ifdef BSP_USING_UART7
  81. UART7_CONFIG,
  82. #endif
  83. #ifdef BSP_USING_UART8
  84. UART8_CONFIG,
  85. #endif
  86. #ifdef BSP_USING_LPUART1
  87. LPUART1_CONFIG,
  88. #endif
  89. };
  90. static struct stm32_uart uart_obj[sizeof(uart_config) / sizeof(uart_config[0])] = {0};
  91. static rt_err_t stm32_configure(struct rt_serial_device *serial, struct serial_configure *cfg)
  92. {
  93. struct stm32_uart *uart;
  94. RT_ASSERT(serial != RT_NULL);
  95. RT_ASSERT(cfg != RT_NULL);
  96. uart = rt_container_of(serial, struct stm32_uart, serial);
  97. uart->handle.Instance = uart->config->Instance;
  98. uart->handle.Init.BaudRate = cfg->baud_rate;
  99. uart->handle.Init.HwFlowCtl = UART_HWCONTROL_NONE;
  100. uart->handle.Init.Mode = UART_MODE_TX_RX;
  101. uart->handle.Init.OverSampling = UART_OVERSAMPLING_16;
  102. if(uart->handle.Instance == USART3)
  103. {
  104. uart->handle.Init.HwFlowCtl = UART_HWCONTROL_RTS_CTS;
  105. }
  106. switch (cfg->data_bits)
  107. {
  108. case DATA_BITS_8:
  109. if (cfg->parity == PARITY_ODD || cfg->parity == PARITY_EVEN)
  110. uart->handle.Init.WordLength = UART_WORDLENGTH_9B;
  111. else
  112. uart->handle.Init.WordLength = UART_WORDLENGTH_8B;
  113. break;
  114. case DATA_BITS_9:
  115. uart->handle.Init.WordLength = UART_WORDLENGTH_9B;
  116. break;
  117. default:
  118. uart->handle.Init.WordLength = UART_WORDLENGTH_8B;
  119. break;
  120. }
  121. switch (cfg->stop_bits)
  122. {
  123. case STOP_BITS_1:
  124. uart->handle.Init.StopBits = UART_STOPBITS_1;
  125. break;
  126. case STOP_BITS_2:
  127. uart->handle.Init.StopBits = UART_STOPBITS_2;
  128. break;
  129. default:
  130. uart->handle.Init.StopBits = UART_STOPBITS_1;
  131. break;
  132. }
  133. switch (cfg->parity)
  134. {
  135. case PARITY_NONE:
  136. uart->handle.Init.Parity = UART_PARITY_NONE;
  137. break;
  138. case PARITY_ODD:
  139. uart->handle.Init.Parity = UART_PARITY_ODD;
  140. break;
  141. case PARITY_EVEN:
  142. uart->handle.Init.Parity = UART_PARITY_EVEN;
  143. break;
  144. default:
  145. uart->handle.Init.Parity = UART_PARITY_NONE;
  146. break;
  147. }
  148. #ifdef RT_SERIAL_USING_DMA
  149. uart->dma_rx.remaining_cnt = serial->config.rx_bufsz;
  150. #endif
  151. if (HAL_UART_Init(&uart->handle) != HAL_OK)
  152. {
  153. return -RT_ERROR;
  154. }
  155. return RT_EOK;
  156. }
  157. static rt_err_t stm32_control(struct rt_serial_device *serial, int cmd, void *arg)
  158. {
  159. struct stm32_uart *uart;
  160. rt_ubase_t ctrl_arg = (rt_ubase_t)arg;
  161. RT_ASSERT(serial != RT_NULL);
  162. uart = rt_container_of(serial, struct stm32_uart, serial);
  163. if(ctrl_arg & (RT_DEVICE_FLAG_RX_BLOCKING | RT_DEVICE_FLAG_RX_NON_BLOCKING))
  164. {
  165. if (uart->uart_dma_flag & RT_DEVICE_FLAG_DMA_RX)
  166. ctrl_arg = RT_DEVICE_FLAG_DMA_RX;
  167. else
  168. ctrl_arg = RT_DEVICE_FLAG_INT_RX;
  169. }
  170. else if(ctrl_arg & (RT_DEVICE_FLAG_TX_BLOCKING | RT_DEVICE_FLAG_TX_NON_BLOCKING))
  171. {
  172. if (uart->uart_dma_flag & RT_DEVICE_FLAG_DMA_TX)
  173. ctrl_arg = RT_DEVICE_FLAG_DMA_TX;
  174. else
  175. ctrl_arg = RT_DEVICE_FLAG_INT_TX;
  176. }
  177. switch (cmd)
  178. {
  179. /* disable interrupt */
  180. case RT_DEVICE_CTRL_CLR_INT:
  181. NVIC_DisableIRQ(uart->config->irq_type);
  182. if (ctrl_arg == RT_DEVICE_FLAG_INT_RX)
  183. __HAL_UART_DISABLE_IT(&(uart->handle), UART_IT_RXNE);
  184. else if (ctrl_arg == RT_DEVICE_FLAG_INT_TX)
  185. __HAL_UART_DISABLE_IT(&(uart->handle), UART_IT_TXE);
  186. #ifdef RT_SERIAL_USING_DMA
  187. else if (ctrl_arg == RT_DEVICE_FLAG_DMA_RX)
  188. {
  189. __HAL_UART_DISABLE_IT(&(uart->handle), UART_IT_RXNE);
  190. HAL_NVIC_DisableIRQ(uart->config->dma_rx->dma_irq);
  191. if (HAL_DMA_Abort(&(uart->dma_rx.handle)) != HAL_OK)
  192. {
  193. RT_ASSERT(0);
  194. }
  195. if (HAL_DMA_DeInit(&(uart->dma_rx.handle)) != HAL_OK)
  196. {
  197. RT_ASSERT(0);
  198. }
  199. }
  200. else if(ctrl_arg == RT_DEVICE_FLAG_DMA_TX)
  201. {
  202. __HAL_UART_DISABLE_IT(&(uart->handle), UART_IT_TC);
  203. HAL_NVIC_DisableIRQ(uart->config->dma_tx->dma_irq);
  204. if (HAL_DMA_DeInit(&(uart->dma_tx.handle)) != HAL_OK)
  205. {
  206. RT_ASSERT(0);
  207. }
  208. }
  209. #endif
  210. break;
  211. case RT_DEVICE_CTRL_SET_INT:
  212. HAL_NVIC_SetPriority(uart->config->irq_type, 1, 0);
  213. HAL_NVIC_EnableIRQ(uart->config->irq_type);
  214. if (ctrl_arg == RT_DEVICE_FLAG_INT_RX)
  215. __HAL_UART_ENABLE_IT(&(uart->handle), UART_IT_RXNE);
  216. else if (ctrl_arg == RT_DEVICE_FLAG_INT_TX)
  217. __HAL_UART_ENABLE_IT(&(uart->handle), UART_IT_TXE);
  218. break;
  219. case RT_DEVICE_CTRL_CONFIG:
  220. if (ctrl_arg & (RT_DEVICE_FLAG_DMA_RX | RT_DEVICE_FLAG_DMA_TX))
  221. {
  222. #ifdef RT_SERIAL_USING_DMA
  223. stm32_dma_config(serial, ctrl_arg);
  224. #endif
  225. }
  226. else
  227. stm32_control(serial, RT_DEVICE_CTRL_SET_INT, (void *)ctrl_arg);
  228. break;
  229. case RT_DEVICE_CHECK_OPTMODE:
  230. {
  231. if (ctrl_arg & RT_DEVICE_FLAG_DMA_TX)
  232. return RT_SERIAL_TX_BLOCKING_NO_BUFFER;
  233. else
  234. return RT_SERIAL_TX_BLOCKING_BUFFER;
  235. }
  236. case RT_DEVICE_CTRL_CLOSE:
  237. if (HAL_UART_DeInit(&(uart->handle)) != HAL_OK )
  238. {
  239. RT_ASSERT(0)
  240. }
  241. break;
  242. }
  243. return RT_EOK;
  244. }
  245. static int stm32_putc(struct rt_serial_device *serial, char c)
  246. {
  247. struct stm32_uart *uart;
  248. RT_ASSERT(serial != RT_NULL);
  249. uart = rt_container_of(serial, struct stm32_uart, serial);
  250. while (__HAL_UART_GET_FLAG(&(uart->handle), UART_FLAG_TC) == RESET);
  251. UART_INSTANCE_CLEAR_FUNCTION(&(uart->handle), UART_FLAG_TC);
  252. UART_SET_TDR(&uart->handle, c);
  253. return 1;
  254. }
  255. rt_uint32_t stm32_uart_get_mask(rt_uint32_t word_length, rt_uint32_t parity)
  256. {
  257. rt_uint32_t mask;
  258. if (word_length == UART_WORDLENGTH_8B)
  259. {
  260. if (parity == UART_PARITY_NONE)
  261. {
  262. mask = 0x00FFU ;
  263. }
  264. else
  265. {
  266. mask = 0x007FU ;
  267. }
  268. }
  269. #ifdef UART_WORDLENGTH_9B
  270. else if (word_length == UART_WORDLENGTH_9B)
  271. {
  272. if (parity == UART_PARITY_NONE)
  273. {
  274. mask = 0x01FFU ;
  275. }
  276. else
  277. {
  278. mask = 0x00FFU ;
  279. }
  280. }
  281. #endif
  282. #ifdef UART_WORDLENGTH_7B
  283. else if (word_length == UART_WORDLENGTH_7B)
  284. {
  285. if (parity == UART_PARITY_NONE)
  286. {
  287. mask = 0x007FU ;
  288. }
  289. else
  290. {
  291. mask = 0x003FU ;
  292. }
  293. }
  294. else
  295. {
  296. mask = 0x0000U;
  297. }
  298. #endif
  299. return mask;
  300. }
  301. static int stm32_getc(struct rt_serial_device *serial)
  302. {
  303. int ch;
  304. struct stm32_uart *uart;
  305. RT_ASSERT(serial != RT_NULL);
  306. uart = rt_container_of(serial, struct stm32_uart, serial);
  307. ch = -1;
  308. if (__HAL_UART_GET_FLAG(&(uart->handle), UART_FLAG_RXNE) != RESET)
  309. ch = UART_GET_RDR(&uart->handle, stm32_uart_get_mask(uart->handle.Init.WordLength, uart->handle.Init.Parity));
  310. return ch;
  311. }
  312. static rt_size_t stm32_transmit(struct rt_serial_device *serial,
  313. rt_uint8_t *buf,
  314. rt_size_t size,
  315. rt_uint32_t tx_flag)
  316. {
  317. struct stm32_uart *uart;
  318. RT_ASSERT(serial != RT_NULL);
  319. RT_ASSERT(buf != RT_NULL);
  320. uart = rt_container_of(serial, struct stm32_uart, serial);
  321. if (uart->uart_dma_flag & RT_DEVICE_FLAG_DMA_TX)
  322. {
  323. HAL_UART_Transmit_DMA(&uart->handle, buf, size);
  324. return size;
  325. }
  326. stm32_control(serial, RT_DEVICE_CTRL_SET_INT, (void *)tx_flag);
  327. return size;
  328. }
  329. #ifdef RT_SERIAL_USING_DMA
  330. static void dma_recv_isr(struct rt_serial_device *serial, rt_uint8_t isr_flag)
  331. {
  332. struct stm32_uart *uart;
  333. rt_base_t level;
  334. rt_size_t recv_len, counter;
  335. RT_ASSERT(serial != RT_NULL);
  336. uart = rt_container_of(serial, struct stm32_uart, serial);
  337. level = rt_hw_interrupt_disable();
  338. recv_len = 0;
  339. counter = __HAL_DMA_GET_COUNTER(&(uart->dma_rx.handle));
  340. switch (isr_flag)
  341. {
  342. case UART_RX_DMA_IT_IDLE_FLAG:
  343. if (counter <= uart->dma_rx.remaining_cnt)
  344. recv_len = uart->dma_rx.remaining_cnt - counter;
  345. else
  346. recv_len = serial->config.rx_bufsz + uart->dma_rx.remaining_cnt - counter;
  347. break;
  348. case UART_RX_DMA_IT_HT_FLAG:
  349. if (counter < uart->dma_rx.remaining_cnt)
  350. recv_len = uart->dma_rx.remaining_cnt - counter;
  351. break;
  352. case UART_RX_DMA_IT_TC_FLAG:
  353. if(counter >= uart->dma_rx.remaining_cnt)
  354. recv_len = serial->config.rx_bufsz + uart->dma_rx.remaining_cnt - counter;
  355. default:
  356. break;
  357. }
  358. if (recv_len)
  359. {
  360. uart->dma_rx.remaining_cnt = counter;
  361. rt_hw_serial_isr(serial, RT_SERIAL_EVENT_RX_DMADONE | (recv_len << 8));
  362. }
  363. rt_hw_interrupt_enable(level);
  364. }
  365. #endif /* RT_SERIAL_USING_DMA */
  366. /**
  367. * Uart common interrupt process. This need add to uart ISR.
  368. *
  369. * @param serial serial device
  370. */
  371. static void uart_isr(struct rt_serial_device *serial)
  372. {
  373. struct stm32_uart *uart;
  374. RT_ASSERT(serial != RT_NULL);
  375. uart = rt_container_of(serial, struct stm32_uart, serial);
  376. /* If the Read data register is not empty and the RXNE interrupt is enabled (RDR) */
  377. if ((__HAL_UART_GET_FLAG(&(uart->handle), UART_FLAG_RXNE) != RESET) &&
  378. (__HAL_UART_GET_IT_SOURCE(&(uart->handle), UART_IT_RXNE) != RESET))
  379. {
  380. struct rt_serial_rx_fifo *rx_fifo;
  381. rx_fifo = (struct rt_serial_rx_fifo *) serial->serial_rx;
  382. RT_ASSERT(rx_fifo != RT_NULL);
  383. rt_ringbuffer_putchar(&(rx_fifo->rb), UART_GET_RDR(&uart->handle, stm32_uart_get_mask(uart->handle.Init.WordLength, uart->handle.Init.Parity)));
  384. rt_hw_serial_isr(serial, RT_SERIAL_EVENT_RX_IND);
  385. }
  386. /* If the Transmit data register is empty and the TXE interrupt enable is enabled (TDR)*/
  387. else if ((__HAL_UART_GET_FLAG(&(uart->handle), UART_FLAG_TXE) != RESET) &&
  388. (__HAL_UART_GET_IT_SOURCE(&(uart->handle), UART_IT_TXE)) != RESET)
  389. {
  390. struct rt_serial_tx_fifo *tx_fifo;
  391. tx_fifo = (struct rt_serial_tx_fifo *) serial->serial_tx;
  392. RT_ASSERT(tx_fifo != RT_NULL);
  393. rt_uint8_t put_char = 0;
  394. if (rt_ringbuffer_getchar(&(tx_fifo->rb), &put_char))
  395. {
  396. UART_SET_TDR(&uart->handle, put_char);
  397. }
  398. else
  399. {
  400. __HAL_UART_DISABLE_IT(&(uart->handle), UART_IT_TXE);
  401. __HAL_UART_ENABLE_IT(&(uart->handle), UART_IT_TC);
  402. }
  403. }
  404. else if (__HAL_UART_GET_FLAG(&(uart->handle), UART_FLAG_TC) &&
  405. (__HAL_UART_GET_IT_SOURCE(&(uart->handle), UART_IT_TC) != RESET))
  406. {
  407. if (uart->uart_dma_flag & RT_DEVICE_FLAG_DMA_TX)
  408. {
  409. /* The HAL_UART_TxCpltCallback will be triggered */
  410. HAL_UART_IRQHandler(&(uart->handle));
  411. }
  412. else
  413. {
  414. /* Transmission complete interrupt disable ( CR1 Register) */
  415. __HAL_UART_DISABLE_IT(&(uart->handle), UART_IT_TC);
  416. rt_hw_serial_isr(serial, RT_SERIAL_EVENT_TX_DONE);
  417. }
  418. /* Clear Transmission complete interrupt flag ( ISR Register ) */
  419. UART_INSTANCE_CLEAR_FUNCTION(&(uart->handle), UART_FLAG_TC);
  420. }
  421. #ifdef RT_SERIAL_USING_DMA
  422. else if ((uart->uart_dma_flag) && (__HAL_UART_GET_FLAG(&(uart->handle), UART_FLAG_IDLE) != RESET)
  423. && (__HAL_UART_GET_IT_SOURCE(&(uart->handle), UART_IT_IDLE) != RESET))
  424. {
  425. dma_recv_isr(serial, UART_RX_DMA_IT_IDLE_FLAG);
  426. __HAL_UART_CLEAR_IDLEFLAG(&uart->handle);
  427. }
  428. #endif
  429. else
  430. {
  431. if (__HAL_UART_GET_FLAG(&(uart->handle), UART_FLAG_ORE) != RESET)
  432. {
  433. LOG_E("(%s) serial device Overrun error!", serial->parent.parent.name);
  434. __HAL_UART_CLEAR_OREFLAG(&uart->handle);
  435. }
  436. if (__HAL_UART_GET_FLAG(&(uart->handle), UART_FLAG_NE) != RESET)
  437. {
  438. __HAL_UART_CLEAR_NEFLAG(&uart->handle);
  439. }
  440. if (__HAL_UART_GET_FLAG(&(uart->handle), UART_FLAG_FE) != RESET)
  441. {
  442. __HAL_UART_CLEAR_FEFLAG(&uart->handle);
  443. }
  444. if (__HAL_UART_GET_FLAG(&(uart->handle), UART_FLAG_PE) != RESET)
  445. {
  446. __HAL_UART_CLEAR_PEFLAG(&uart->handle);
  447. }
  448. #if !defined(SOC_SERIES_STM32L4) && !defined(SOC_SERIES_STM32WL) && !defined(SOC_SERIES_STM32F7) && !defined(SOC_SERIES_STM32F0) \
  449. && !defined(SOC_SERIES_STM32L0) && !defined(SOC_SERIES_STM32G0) && !defined(SOC_SERIES_STM32H7) \
  450. && !defined(SOC_SERIES_STM32G4) && !defined(SOC_SERIES_STM32MP1) && !defined(SOC_SERIES_STM32WB)
  451. if (__HAL_UART_GET_FLAG(&(uart->handle), UART_FLAG_LBD) != RESET)
  452. {
  453. UART_INSTANCE_CLEAR_FUNCTION(&(uart->handle), UART_FLAG_LBD);
  454. }
  455. #endif
  456. if (__HAL_UART_GET_FLAG(&(uart->handle), UART_FLAG_CTS) != RESET)
  457. {
  458. UART_INSTANCE_CLEAR_FUNCTION(&(uart->handle), UART_FLAG_CTS);
  459. }
  460. if (__HAL_UART_GET_FLAG(&(uart->handle), UART_FLAG_TXE) != RESET)
  461. {
  462. UART_INSTANCE_CLEAR_FUNCTION(&(uart->handle), UART_FLAG_TXE);
  463. }
  464. if (__HAL_UART_GET_FLAG(&(uart->handle), UART_FLAG_TC) != RESET)
  465. {
  466. UART_INSTANCE_CLEAR_FUNCTION(&(uart->handle), UART_FLAG_TC);
  467. }
  468. if (__HAL_UART_GET_FLAG(&(uart->handle), UART_FLAG_RXNE) != RESET)
  469. {
  470. UART_INSTANCE_CLEAR_FUNCTION(&(uart->handle), UART_FLAG_RXNE);
  471. }
  472. }
  473. }
  474. #if defined(BSP_USING_UART1)
  475. void USART1_IRQHandler(void)
  476. {
  477. /* enter interrupt */
  478. rt_interrupt_enter();
  479. uart_isr(&(uart_obj[UART1_INDEX].serial));
  480. /* leave interrupt */
  481. rt_interrupt_leave();
  482. }
  483. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART1_RX_USING_DMA)
  484. void UART1_DMA_RX_IRQHandler(void)
  485. {
  486. /* enter interrupt */
  487. rt_interrupt_enter();
  488. HAL_DMA_IRQHandler(&uart_obj[UART1_INDEX].dma_rx.handle);
  489. /* leave interrupt */
  490. rt_interrupt_leave();
  491. }
  492. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART1_RX_USING_DMA) */
  493. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART1_TX_USING_DMA)
  494. void UART1_DMA_TX_IRQHandler(void)
  495. {
  496. /* enter interrupt */
  497. rt_interrupt_enter();
  498. HAL_DMA_IRQHandler(&uart_obj[UART1_INDEX].dma_tx.handle);
  499. /* leave interrupt */
  500. rt_interrupt_leave();
  501. }
  502. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART1_TX_USING_DMA) */
  503. #endif /* BSP_USING_UART1 */
  504. #if defined(BSP_USING_UART2)
  505. void USART2_IRQHandler(void)
  506. {
  507. /* enter interrupt */
  508. rt_interrupt_enter();
  509. uart_isr(&(uart_obj[UART2_INDEX].serial));
  510. /* leave interrupt */
  511. rt_interrupt_leave();
  512. }
  513. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART2_RX_USING_DMA)
  514. void UART2_DMA_RX_IRQHandler(void)
  515. {
  516. /* enter interrupt */
  517. rt_interrupt_enter();
  518. HAL_DMA_IRQHandler(&uart_obj[UART2_INDEX].dma_rx.handle);
  519. /* leave interrupt */
  520. rt_interrupt_leave();
  521. }
  522. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART2_RX_USING_DMA) */
  523. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART2_TX_USING_DMA)
  524. void UART2_DMA_TX_IRQHandler(void)
  525. {
  526. /* enter interrupt */
  527. rt_interrupt_enter();
  528. HAL_DMA_IRQHandler(&uart_obj[UART2_INDEX].dma_tx.handle);
  529. /* leave interrupt */
  530. rt_interrupt_leave();
  531. }
  532. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART2_TX_USING_DMA) */
  533. #endif /* BSP_USING_UART2 */
  534. #if defined(BSP_USING_UART3)
  535. void USART3_IRQHandler(void)
  536. {
  537. /* enter interrupt */
  538. rt_interrupt_enter();
  539. uart_isr(&(uart_obj[UART3_INDEX].serial));
  540. /* leave interrupt */
  541. rt_interrupt_leave();
  542. }
  543. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART3_RX_USING_DMA)
  544. void UART3_DMA_RX_IRQHandler(void)
  545. {
  546. /* enter interrupt */
  547. rt_interrupt_enter();
  548. HAL_DMA_IRQHandler(&uart_obj[UART3_INDEX].dma_rx.handle);
  549. /* leave interrupt */
  550. rt_interrupt_leave();
  551. }
  552. #endif /* defined(BSP_UART_USING_DMA_RX) && defined(BSP_UART3_RX_USING_DMA) */
  553. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART3_TX_USING_DMA)
  554. void UART3_DMA_TX_IRQHandler(void)
  555. {
  556. /* enter interrupt */
  557. rt_interrupt_enter();
  558. HAL_DMA_IRQHandler(&uart_obj[UART3_INDEX].dma_tx.handle);
  559. /* leave interrupt */
  560. rt_interrupt_leave();
  561. }
  562. #endif /* defined(BSP_UART_USING_DMA_TX) && defined(BSP_UART3_TX_USING_DMA) */
  563. #endif /* BSP_USING_UART3*/
  564. #if defined(BSP_USING_UART4)
  565. void UART4_IRQHandler(void)
  566. {
  567. /* enter interrupt */
  568. rt_interrupt_enter();
  569. uart_isr(&(uart_obj[UART4_INDEX].serial));
  570. /* leave interrupt */
  571. rt_interrupt_leave();
  572. }
  573. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART4_RX_USING_DMA)
  574. void UART4_DMA_RX_IRQHandler(void)
  575. {
  576. /* enter interrupt */
  577. rt_interrupt_enter();
  578. HAL_DMA_IRQHandler(&uart_obj[UART4_INDEX].dma_rx.handle);
  579. /* leave interrupt */
  580. rt_interrupt_leave();
  581. }
  582. #endif /* defined(BSP_UART_USING_DMA_RX) && defined(BSP_UART4_RX_USING_DMA) */
  583. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART4_TX_USING_DMA)
  584. void UART4_DMA_TX_IRQHandler(void)
  585. {
  586. /* enter interrupt */
  587. rt_interrupt_enter();
  588. HAL_DMA_IRQHandler(&uart_obj[UART4_INDEX].dma_tx.handle);
  589. /* leave interrupt */
  590. rt_interrupt_leave();
  591. }
  592. #endif /* defined(BSP_UART_USING_DMA_TX) && defined(BSP_UART4_TX_USING_DMA) */
  593. #endif /* BSP_USING_UART4*/
  594. #if defined(BSP_USING_UART5)
  595. void UART5_IRQHandler(void)
  596. {
  597. /* enter interrupt */
  598. rt_interrupt_enter();
  599. uart_isr(&(uart_obj[UART5_INDEX].serial));
  600. /* leave interrupt */
  601. rt_interrupt_leave();
  602. }
  603. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART5_RX_USING_DMA)
  604. void UART5_DMA_RX_IRQHandler(void)
  605. {
  606. /* enter interrupt */
  607. rt_interrupt_enter();
  608. HAL_DMA_IRQHandler(&uart_obj[UART5_INDEX].dma_rx.handle);
  609. /* leave interrupt */
  610. rt_interrupt_leave();
  611. }
  612. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART5_RX_USING_DMA) */
  613. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART5_TX_USING_DMA)
  614. void UART5_DMA_TX_IRQHandler(void)
  615. {
  616. /* enter interrupt */
  617. rt_interrupt_enter();
  618. HAL_DMA_IRQHandler(&uart_obj[UART5_INDEX].dma_tx.handle);
  619. /* leave interrupt */
  620. rt_interrupt_leave();
  621. }
  622. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART5_TX_USING_DMA) */
  623. #endif /* BSP_USING_UART5*/
  624. #if defined(BSP_USING_UART6)
  625. void USART6_IRQHandler(void)
  626. {
  627. /* enter interrupt */
  628. rt_interrupt_enter();
  629. uart_isr(&(uart_obj[UART6_INDEX].serial));
  630. /* leave interrupt */
  631. rt_interrupt_leave();
  632. }
  633. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART6_RX_USING_DMA)
  634. void UART6_DMA_RX_IRQHandler(void)
  635. {
  636. /* enter interrupt */
  637. rt_interrupt_enter();
  638. HAL_DMA_IRQHandler(&uart_obj[UART6_INDEX].dma_rx.handle);
  639. /* leave interrupt */
  640. rt_interrupt_leave();
  641. }
  642. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART6_RX_USING_DMA) */
  643. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART6_TX_USING_DMA)
  644. void UART6_DMA_TX_IRQHandler(void)
  645. {
  646. /* enter interrupt */
  647. rt_interrupt_enter();
  648. HAL_DMA_IRQHandler(&uart_obj[UART6_INDEX].dma_tx.handle);
  649. /* leave interrupt */
  650. rt_interrupt_leave();
  651. }
  652. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART6_TX_USING_DMA) */
  653. #endif /* BSP_USING_UART6*/
  654. #if defined(BSP_USING_UART7)
  655. void UART7_IRQHandler(void)
  656. {
  657. /* enter interrupt */
  658. rt_interrupt_enter();
  659. uart_isr(&(uart_obj[UART7_INDEX].serial));
  660. /* leave interrupt */
  661. rt_interrupt_leave();
  662. }
  663. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART7_RX_USING_DMA)
  664. void UART7_DMA_RX_IRQHandler(void)
  665. {
  666. /* enter interrupt */
  667. rt_interrupt_enter();
  668. HAL_DMA_IRQHandler(&uart_obj[UART7_INDEX].dma_rx.handle);
  669. /* leave interrupt */
  670. rt_interrupt_leave();
  671. }
  672. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART7_RX_USING_DMA) */
  673. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART7_TX_USING_DMA)
  674. void UART7_DMA_TX_IRQHandler(void)
  675. {
  676. /* enter interrupt */
  677. rt_interrupt_enter();
  678. HAL_DMA_IRQHandler(&uart_obj[UART7_INDEX].dma_tx.handle);
  679. /* leave interrupt */
  680. rt_interrupt_leave();
  681. }
  682. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART7_TX_USING_DMA) */
  683. #endif /* BSP_USING_UART7*/
  684. #if defined(BSP_USING_UART8)
  685. void UART8_IRQHandler(void)
  686. {
  687. /* enter interrupt */
  688. rt_interrupt_enter();
  689. uart_isr(&(uart_obj[UART8_INDEX].serial));
  690. /* leave interrupt */
  691. rt_interrupt_leave();
  692. }
  693. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART8_RX_USING_DMA)
  694. void UART8_DMA_RX_IRQHandler(void)
  695. {
  696. /* enter interrupt */
  697. rt_interrupt_enter();
  698. HAL_DMA_IRQHandler(&uart_obj[UART8_INDEX].dma_rx.handle);
  699. /* leave interrupt */
  700. rt_interrupt_leave();
  701. }
  702. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART8_RX_USING_DMA) */
  703. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART8_TX_USING_DMA)
  704. void UART8_DMA_TX_IRQHandler(void)
  705. {
  706. /* enter interrupt */
  707. rt_interrupt_enter();
  708. HAL_DMA_IRQHandler(&uart_obj[UART8_INDEX].dma_tx.handle);
  709. /* leave interrupt */
  710. rt_interrupt_leave();
  711. }
  712. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART8_TX_USING_DMA) */
  713. #endif /* BSP_USING_UART8*/
  714. #if defined(BSP_USING_LPUART1)
  715. void LPUART1_IRQHandler(void)
  716. {
  717. /* enter interrupt */
  718. rt_interrupt_enter();
  719. uart_isr(&(uart_obj[LPUART1_INDEX].serial));
  720. /* leave interrupt */
  721. rt_interrupt_leave();
  722. }
  723. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_LPUART1_RX_USING_DMA)
  724. void LPUART1_DMA_RX_IRQHandler(void)
  725. {
  726. /* enter interrupt */
  727. rt_interrupt_enter();
  728. HAL_DMA_IRQHandler(&uart_obj[LPUART1_INDEX].dma_rx.handle);
  729. /* leave interrupt */
  730. rt_interrupt_leave();
  731. }
  732. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_LPUART1_RX_USING_DMA) */
  733. #endif /* BSP_USING_LPUART1*/
  734. static void stm32_uart_get_config(void)
  735. {
  736. struct serial_configure config = RT_SERIAL_CONFIG_DEFAULT;
  737. #ifdef BSP_USING_UART1
  738. uart_obj[UART1_INDEX].serial.config = config;
  739. uart_obj[UART1_INDEX].uart_dma_flag = 0;
  740. uart_obj[UART1_INDEX].serial.config.rx_bufsz = BSP_UART1_RX_BUFSIZE;
  741. uart_obj[UART1_INDEX].serial.config.tx_bufsz = BSP_UART1_TX_BUFSIZE;
  742. #ifdef BSP_UART1_RX_USING_DMA
  743. uart_obj[UART1_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_RX;
  744. static struct dma_config uart1_dma_rx = UART1_DMA_RX_CONFIG;
  745. uart_config[UART1_INDEX].dma_rx = &uart1_dma_rx;
  746. #endif
  747. #ifdef BSP_UART1_TX_USING_DMA
  748. uart_obj[UART1_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_TX;
  749. static struct dma_config uart1_dma_tx = UART1_DMA_TX_CONFIG;
  750. uart_config[UART1_INDEX].dma_tx = &uart1_dma_tx;
  751. #endif
  752. #endif
  753. #ifdef BSP_USING_UART2
  754. uart_obj[UART2_INDEX].serial.config = config;
  755. uart_obj[UART2_INDEX].uart_dma_flag = 0;
  756. uart_obj[UART2_INDEX].serial.config.rx_bufsz = BSP_UART2_RX_BUFSIZE;
  757. uart_obj[UART2_INDEX].serial.config.tx_bufsz = BSP_UART2_TX_BUFSIZE;
  758. #ifdef BSP_UART2_RX_USING_DMA
  759. uart_obj[UART2_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_RX;
  760. static struct dma_config uart2_dma_rx = UART2_DMA_RX_CONFIG;
  761. uart_config[UART2_INDEX].dma_rx = &uart2_dma_rx;
  762. #endif
  763. #ifdef BSP_UART2_TX_USING_DMA
  764. uart_obj[UART2_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_TX;
  765. static struct dma_config uart2_dma_tx = UART2_DMA_TX_CONFIG;
  766. uart_config[UART2_INDEX].dma_tx = &uart2_dma_tx;
  767. #endif
  768. #endif
  769. #ifdef BSP_USING_UART3
  770. uart_obj[UART3_INDEX].serial.config = config;
  771. uart_obj[UART3_INDEX].uart_dma_flag = 0;
  772. uart_obj[UART3_INDEX].serial.config.rx_bufsz = BSP_UART3_RX_BUFSIZE;
  773. uart_obj[UART3_INDEX].serial.config.tx_bufsz = BSP_UART3_TX_BUFSIZE;
  774. #ifdef BSP_UART3_RX_USING_DMA
  775. uart_obj[UART3_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_RX;
  776. static struct dma_config uart3_dma_rx = UART3_DMA_RX_CONFIG;
  777. uart_config[UART3_INDEX].dma_rx = &uart3_dma_rx;
  778. #endif
  779. #ifdef BSP_UART3_TX_USING_DMA
  780. uart_obj[UART3_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_TX;
  781. static struct dma_config uart3_dma_tx = UART3_DMA_TX_CONFIG;
  782. uart_config[UART3_INDEX].dma_tx = &uart3_dma_tx;
  783. #endif
  784. #endif
  785. #ifdef BSP_USING_UART4
  786. uart_obj[UART4_INDEX].serial.config = config;
  787. uart_obj[UART4_INDEX].uart_dma_flag = 0;
  788. uart_obj[UART4_INDEX].serial.config.rx_bufsz = BSP_UART4_RX_BUFSIZE;
  789. uart_obj[UART4_INDEX].serial.config.tx_bufsz = BSP_UART4_TX_BUFSIZE;
  790. #ifdef BSP_UART4_RX_USING_DMA
  791. uart_obj[UART4_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_RX;
  792. static struct dma_config uart4_dma_rx = UART4_DMA_RX_CONFIG;
  793. uart_config[UART4_INDEX].dma_rx = &uart4_dma_rx;
  794. #endif
  795. #ifdef BSP_UART4_TX_USING_DMA
  796. uart_obj[UART4_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_TX;
  797. static struct dma_config uart4_dma_tx = UART4_DMA_TX_CONFIG;
  798. uart_config[UART4_INDEX].dma_tx = &uart4_dma_tx;
  799. #endif
  800. #endif
  801. }
  802. #ifdef RT_SERIAL_USING_DMA
  803. static void stm32_dma_config(struct rt_serial_device *serial, rt_ubase_t flag)
  804. {
  805. struct rt_serial_rx_fifo *rx_fifo;
  806. DMA_HandleTypeDef *DMA_Handle;
  807. struct dma_config *dma_config;
  808. struct stm32_uart *uart;
  809. RT_ASSERT(serial != RT_NULL);
  810. uart = rt_container_of(serial, struct stm32_uart, serial);
  811. if (RT_DEVICE_FLAG_DMA_RX == flag)
  812. {
  813. DMA_Handle = &uart->dma_rx.handle;
  814. dma_config = uart->config->dma_rx;
  815. }
  816. else if (RT_DEVICE_FLAG_DMA_TX == flag)
  817. {
  818. DMA_Handle = &uart->dma_tx.handle;
  819. dma_config = uart->config->dma_tx;
  820. }
  821. LOG_D("%s dma config start", uart->config->name);
  822. {
  823. rt_uint32_t tmpreg = 0x00U;
  824. #if defined(SOC_SERIES_STM32F1) || defined(SOC_SERIES_STM32F0) || defined(SOC_SERIES_STM32G0) \
  825. || defined(SOC_SERIES_STM32L0)
  826. /* enable DMA clock && Delay after an RCC peripheral clock enabling*/
  827. SET_BIT(RCC->AHBENR, dma_config->dma_rcc);
  828. tmpreg = READ_BIT(RCC->AHBENR, dma_config->dma_rcc);
  829. #elif defined(SOC_SERIES_STM32F4) || defined(SOC_SERIES_STM32F7) || defined(SOC_SERIES_STM32L4) || defined(SOC_SERIES_STM32WL) \
  830. || defined(SOC_SERIES_STM32G4)|| defined(SOC_SERIES_STM32H7) || defined(SOC_SERIES_STM32WB)
  831. /* enable DMA clock && Delay after an RCC peripheral clock enabling*/
  832. SET_BIT(RCC->AHB1ENR, dma_config->dma_rcc);
  833. tmpreg = READ_BIT(RCC->AHB1ENR, dma_config->dma_rcc);
  834. #elif defined(SOC_SERIES_STM32MP1)
  835. /* enable DMA clock && Delay after an RCC peripheral clock enabling*/
  836. SET_BIT(RCC->MP_AHB2ENSETR, dma_config->dma_rcc);
  837. tmpreg = READ_BIT(RCC->MP_AHB2ENSETR, dma_config->dma_rcc);
  838. #endif
  839. #if defined(DMAMUX1) && (defined(SOC_SERIES_STM32L4) || defined(SOC_SERIES_STM32WL) || defined(SOC_SERIES_STM32G4) || defined(SOC_SERIES_STM32WB))
  840. /* enable DMAMUX clock for L4+ and G4 */
  841. __HAL_RCC_DMAMUX1_CLK_ENABLE();
  842. #elif defined(SOC_SERIES_STM32MP1)
  843. __HAL_RCC_DMAMUX_CLK_ENABLE();
  844. #endif
  845. UNUSED(tmpreg); /* To avoid compiler warnings */
  846. }
  847. if (RT_DEVICE_FLAG_DMA_RX == flag)
  848. {
  849. __HAL_LINKDMA(&(uart->handle), hdmarx, uart->dma_rx.handle);
  850. }
  851. else if (RT_DEVICE_FLAG_DMA_TX == flag)
  852. {
  853. __HAL_LINKDMA(&(uart->handle), hdmatx, uart->dma_tx.handle);
  854. }
  855. #if defined(SOC_SERIES_STM32F1) || defined(SOC_SERIES_STM32F0) || defined(SOC_SERIES_STM32L0)
  856. DMA_Handle->Instance = dma_config->Instance;
  857. #elif defined(SOC_SERIES_STM32F4) || defined(SOC_SERIES_STM32F7)
  858. DMA_Handle->Instance = dma_config->Instance;
  859. DMA_Handle->Init.Channel = dma_config->channel;
  860. #elif defined(SOC_SERIES_STM32L4) || defined(SOC_SERIES_STM32WL) || defined(SOC_SERIES_STM32G0) || defined(SOC_SERIES_STM32G4) || defined(SOC_SERIES_STM32WB)\
  861. || defined(SOC_SERIES_STM32H7) || defined(SOC_SERIES_STM32MP1)
  862. DMA_Handle->Instance = dma_config->Instance;
  863. DMA_Handle->Init.Request = dma_config->request;
  864. #endif
  865. DMA_Handle->Init.PeriphInc = DMA_PINC_DISABLE;
  866. DMA_Handle->Init.MemInc = DMA_MINC_ENABLE;
  867. DMA_Handle->Init.PeriphDataAlignment = DMA_PDATAALIGN_BYTE;
  868. DMA_Handle->Init.MemDataAlignment = DMA_MDATAALIGN_BYTE;
  869. if (RT_DEVICE_FLAG_DMA_RX == flag)
  870. {
  871. DMA_Handle->Init.Direction = DMA_PERIPH_TO_MEMORY;
  872. DMA_Handle->Init.Mode = DMA_CIRCULAR;
  873. }
  874. else if (RT_DEVICE_FLAG_DMA_TX == flag)
  875. {
  876. DMA_Handle->Init.Direction = DMA_MEMORY_TO_PERIPH;
  877. DMA_Handle->Init.Mode = DMA_NORMAL;
  878. }
  879. DMA_Handle->Init.Priority = DMA_PRIORITY_MEDIUM;
  880. #if defined(SOC_SERIES_STM32F4) || defined(SOC_SERIES_STM32F7) || defined(SOC_SERIES_STM32H7) || defined(SOC_SERIES_STM32MP1)
  881. DMA_Handle->Init.FIFOMode = DMA_FIFOMODE_DISABLE;
  882. #endif
  883. if (HAL_DMA_DeInit(DMA_Handle) != HAL_OK)
  884. {
  885. RT_ASSERT(0);
  886. }
  887. if (HAL_DMA_Init(DMA_Handle) != HAL_OK)
  888. {
  889. RT_ASSERT(0);
  890. }
  891. /* enable interrupt */
  892. if (flag == RT_DEVICE_FLAG_DMA_RX)
  893. {
  894. rx_fifo = (struct rt_serial_rx_fifo *)serial->serial_rx;
  895. RT_ASSERT(rx_fifo != RT_NULL);
  896. /* Start DMA transfer */
  897. if (HAL_UART_Receive_DMA(&(uart->handle), rx_fifo->buffer, serial->config.rx_bufsz) != HAL_OK)
  898. {
  899. /* Transfer error in reception process */
  900. RT_ASSERT(0);
  901. }
  902. CLEAR_BIT(uart->handle.Instance->CR3, USART_CR3_EIE);
  903. __HAL_UART_ENABLE_IT(&(uart->handle), UART_IT_IDLE);
  904. }
  905. /* DMA irq should set in DMA TX mode, or HAL_UART_TxCpltCallback function will not be called */
  906. HAL_NVIC_SetPriority(dma_config->dma_irq, 0, 0);
  907. HAL_NVIC_EnableIRQ(dma_config->dma_irq);
  908. HAL_NVIC_SetPriority(uart->config->irq_type, 1, 0);
  909. HAL_NVIC_EnableIRQ(uart->config->irq_type);
  910. LOG_D("%s dma %s instance: %x", uart->config->name, flag == RT_DEVICE_FLAG_DMA_RX ? "RX" : "TX", DMA_Handle->Instance);
  911. LOG_D("%s dma config done", uart->config->name);
  912. }
  913. /**
  914. * @brief UART error callbacks
  915. * @param huart: UART handle
  916. * @note This example shows a simple way to report transfer error, and you can
  917. * add your own implementation.
  918. * @retval None
  919. */
  920. void HAL_UART_ErrorCallback(UART_HandleTypeDef *huart)
  921. {
  922. RT_ASSERT(huart != NULL);
  923. struct stm32_uart *uart = (struct stm32_uart *)huart;
  924. LOG_D("%s: %s %d\n", __FUNCTION__, uart->config->name, huart->ErrorCode);
  925. UNUSED(uart);
  926. }
  927. /**
  928. * @brief Rx Transfer completed callback
  929. * @param huart: UART handle
  930. * @note This example shows a simple way to report end of DMA Rx transfer, and
  931. * you can add your own implementation.
  932. * @retval None
  933. */
  934. void HAL_UART_RxCpltCallback(UART_HandleTypeDef *huart)
  935. {
  936. struct stm32_uart *uart;
  937. RT_ASSERT(huart != NULL);
  938. uart = (struct stm32_uart *)huart;
  939. dma_recv_isr(&uart->serial, UART_RX_DMA_IT_TC_FLAG);
  940. }
  941. /**
  942. * @brief Rx Half transfer completed callback
  943. * @param huart: UART handle
  944. * @note This example shows a simple way to report end of DMA Rx Half transfer,
  945. * and you can add your own implementation.
  946. * @retval None
  947. */
  948. void HAL_UART_RxHalfCpltCallback(UART_HandleTypeDef *huart)
  949. {
  950. struct stm32_uart *uart;
  951. RT_ASSERT(huart != NULL);
  952. uart = (struct stm32_uart *)huart;
  953. dma_recv_isr(&uart->serial, UART_RX_DMA_IT_HT_FLAG);
  954. }
  955. /**
  956. * @brief HAL_UART_TxCpltCallback
  957. * @param huart: UART handle
  958. * @note This callback can be called by two functions, first in UART_EndTransmit_IT when
  959. * UART Tx complete and second in UART_DMATransmitCplt function in DMA Circular mode.
  960. * @retval None
  961. */
  962. void HAL_UART_TxCpltCallback(UART_HandleTypeDef *huart)
  963. {
  964. struct stm32_uart *uart;
  965. struct rt_serial_device *serial;
  966. rt_size_t trans_total_index;
  967. rt_base_t level;
  968. RT_ASSERT(huart != NULL);
  969. uart = (struct stm32_uart *)huart;
  970. serial = &uart->serial;
  971. RT_ASSERT(serial != RT_NULL);
  972. level = rt_hw_interrupt_disable();
  973. trans_total_index = __HAL_DMA_GET_COUNTER(&(uart->dma_tx.handle));
  974. rt_hw_interrupt_enable(level);
  975. if (trans_total_index) return;
  976. rt_hw_serial_isr(serial, RT_SERIAL_EVENT_TX_DMADONE);
  977. }
  978. #endif /* RT_SERIAL_USING_DMA */
  979. static const struct rt_uart_ops stm32_uart_ops =
  980. {
  981. .configure = stm32_configure,
  982. .control = stm32_control,
  983. .putc = stm32_putc,
  984. .getc = stm32_getc,
  985. .transmit = stm32_transmit
  986. };
  987. int rt_hw_usart_init(void)
  988. {
  989. rt_err_t result = 0;
  990. rt_size_t obj_num = sizeof(uart_obj) / sizeof(struct stm32_uart);
  991. stm32_uart_get_config();
  992. for (int i = 0; i < obj_num; i++)
  993. {
  994. /* init UART object */
  995. uart_obj[i].config = &uart_config[i];
  996. uart_obj[i].serial.ops = &stm32_uart_ops;
  997. /* register UART device */
  998. result = rt_hw_serial_register(&uart_obj[i].serial,
  999. uart_obj[i].config->name,
  1000. RT_DEVICE_FLAG_RDWR,
  1001. NULL);
  1002. RT_ASSERT(result == RT_EOK);
  1003. }
  1004. return result;
  1005. }
  1006. #endif /* RT_USING_SERIAL_V2 */