system_stm32g4xx.c 9.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271
  1. /**
  2. ******************************************************************************
  3. * @file system_stm32g4xx.c
  4. * @author MCD Application Team
  5. * @brief CMSIS Cortex-M4 Device Peripheral Access Layer System Source File
  6. *
  7. * This file provides two functions and one global variable to be called from
  8. * user application:
  9. * - SystemInit(): This function is called at startup just after reset and
  10. * before branch to main program. This call is made inside
  11. * the "startup_stm32g4xx.s" file.
  12. *
  13. * - SystemCoreClock variable: Contains the core clock (HCLK), it can be used
  14. * by the user application to setup the SysTick
  15. * timer or configure other parameters.
  16. *
  17. * - SystemCoreClockUpdate(): Updates the variable SystemCoreClock and must
  18. * be called whenever the core clock is changed
  19. * during program execution.
  20. *
  21. * After each device reset the HSI (16 MHz) is used as system clock source.
  22. * Then SystemInit() function is called, in "startup_stm32g4xx.s" file, to
  23. * configure the system clock before to branch to main program.
  24. *
  25. * This file configures the system clock as follows:
  26. *=============================================================================
  27. *-----------------------------------------------------------------------------
  28. * System Clock source | HSI
  29. *-----------------------------------------------------------------------------
  30. * SYSCLK(Hz) | 16000000
  31. *-----------------------------------------------------------------------------
  32. * HCLK(Hz) | 16000000
  33. *-----------------------------------------------------------------------------
  34. * AHB Prescaler | 1
  35. *-----------------------------------------------------------------------------
  36. * APB1 Prescaler | 1
  37. *-----------------------------------------------------------------------------
  38. * APB2 Prescaler | 1
  39. *-----------------------------------------------------------------------------
  40. * PLL_M | 1
  41. *-----------------------------------------------------------------------------
  42. * PLL_N | 16
  43. *-----------------------------------------------------------------------------
  44. * PLL_P | 7
  45. *-----------------------------------------------------------------------------
  46. * PLL_Q | 2
  47. *-----------------------------------------------------------------------------
  48. * PLL_R | 2
  49. *-----------------------------------------------------------------------------
  50. * Require 48MHz for RNG | Disabled
  51. *-----------------------------------------------------------------------------
  52. *=============================================================================
  53. ******************************************************************************
  54. * @attention
  55. *
  56. * <h2><center>&copy; Copyright (c) 2019 STMicroelectronics.
  57. * All rights reserved.</center></h2>
  58. *
  59. * This software component is licensed by ST under BSD 3-Clause license,
  60. * the "License"; You may not use this file except in compliance with the
  61. * License. You may obtain a copy of the License at:
  62. * opensource.org/licenses/BSD-3-Clause
  63. *
  64. ******************************************************************************
  65. */
  66. /** @addtogroup CMSIS
  67. * @{
  68. */
  69. /** @addtogroup stm32g4xx_system
  70. * @{
  71. */
  72. /** @addtogroup STM32G4xx_System_Private_Includes
  73. * @{
  74. */
  75. #include "stm32g4xx.h"
  76. #if !defined (HSE_VALUE)
  77. #define HSE_VALUE 8000000U /*!< Value of the External oscillator in Hz */
  78. #endif /* HSE_VALUE */
  79. #if !defined (HSI_VALUE)
  80. #define HSI_VALUE 16000000U /*!< Value of the Internal oscillator in Hz*/
  81. #endif /* HSI_VALUE */
  82. /**
  83. * @}
  84. */
  85. /** @addtogroup STM32G4xx_System_Private_TypesDefinitions
  86. * @{
  87. */
  88. /**
  89. * @}
  90. */
  91. /** @addtogroup STM32G4xx_System_Private_Defines
  92. * @{
  93. */
  94. /************************* Miscellaneous Configuration ************************/
  95. /*!< Uncomment the following line if you need to relocate your vector Table in
  96. Internal SRAM. */
  97. /* #define VECT_TAB_SRAM */
  98. #define VECT_TAB_OFFSET 0x00UL /*!< Vector Table base offset field.
  99. This value must be a multiple of 0x200. */
  100. /******************************************************************************/
  101. /**
  102. * @}
  103. */
  104. /** @addtogroup STM32G4xx_System_Private_Macros
  105. * @{
  106. */
  107. /**
  108. * @}
  109. */
  110. /** @addtogroup STM32G4xx_System_Private_Variables
  111. * @{
  112. */
  113. /* The SystemCoreClock variable is updated in three ways:
  114. 1) by calling CMSIS function SystemCoreClockUpdate()
  115. 2) by calling HAL API function HAL_RCC_GetHCLKFreq()
  116. 3) each time HAL_RCC_ClockConfig() is called to configure the system clock frequency
  117. Note: If you use this function to configure the system clock; then there
  118. is no need to call the 2 first functions listed above, since SystemCoreClock
  119. variable is updated automatically.
  120. */
  121. uint32_t SystemCoreClock = HSI_VALUE;
  122. const uint8_t AHBPrescTable[16] = {0U, 0U, 0U, 0U, 0U, 0U, 0U, 0U, 1U, 2U, 3U, 4U, 6U, 7U, 8U, 9U};
  123. const uint8_t APBPrescTable[8] = {0U, 0U, 0U, 0U, 1U, 2U, 3U, 4U};
  124. /**
  125. * @}
  126. */
  127. /** @addtogroup STM32G4xx_System_Private_FunctionPrototypes
  128. * @{
  129. */
  130. /**
  131. * @}
  132. */
  133. /** @addtogroup STM32G4xx_System_Private_Functions
  134. * @{
  135. */
  136. /**
  137. * @brief Setup the microcontroller system.
  138. * @param None
  139. * @retval None
  140. */
  141. void SystemInit(void)
  142. {
  143. /* FPU settings ------------------------------------------------------------*/
  144. #if (__FPU_PRESENT == 1) && (__FPU_USED == 1)
  145. SCB->CPACR |= ((3UL << (10*2))|(3UL << (11*2))); /* set CP10 and CP11 Full Access */
  146. #endif
  147. /* Configure the Vector Table location add offset address ------------------*/
  148. #ifdef VECT_TAB_SRAM
  149. SCB->VTOR = SRAM_BASE | VECT_TAB_OFFSET; /* Vector Table Relocation in Internal SRAM */
  150. #else
  151. SCB->VTOR = FLASH_BASE | VECT_TAB_OFFSET; /* Vector Table Relocation in Internal FLASH */
  152. #endif
  153. }
  154. /**
  155. * @brief Update SystemCoreClock variable according to Clock Register Values.
  156. * The SystemCoreClock variable contains the core clock (HCLK), it can
  157. * be used by the user application to setup the SysTick timer or configure
  158. * other parameters.
  159. *
  160. * @note Each time the core clock (HCLK) changes, this function must be called
  161. * to update SystemCoreClock variable value. Otherwise, any configuration
  162. * based on this variable will be incorrect.
  163. *
  164. * @note - The system frequency computed by this function is not the real
  165. * frequency in the chip. It is calculated based on the predefined
  166. * constant and the selected clock source:
  167. *
  168. * - If SYSCLK source is HSI, SystemCoreClock will contain the HSI_VALUE(**)
  169. *
  170. * - If SYSCLK source is HSE, SystemCoreClock will contain the HSE_VALUE(***)
  171. *
  172. * - If SYSCLK source is PLL, SystemCoreClock will contain the HSE_VALUE(***)
  173. * or HSI_VALUE(*) multiplied/divided by the PLL factors.
  174. *
  175. * (**) HSI_VALUE is a constant defined in stm32g4xx_hal.h file (default value
  176. * 16 MHz) but the real value may vary depending on the variations
  177. * in voltage and temperature.
  178. *
  179. * (***) HSE_VALUE is a constant defined in stm32g4xx_hal.h file (default value
  180. * 8 MHz), user has to ensure that HSE_VALUE is same as the real
  181. * frequency of the crystal used. Otherwise, this function may
  182. * have wrong result.
  183. *
  184. * - The result of this function could be not correct when using fractional
  185. * value for HSE crystal.
  186. *
  187. * @param None
  188. * @retval None
  189. */
  190. void SystemCoreClockUpdate(void)
  191. {
  192. uint32_t tmp, pllvco, pllr, pllsource, pllm;
  193. /* Get SYSCLK source -------------------------------------------------------*/
  194. switch (RCC->CFGR & RCC_CFGR_SWS)
  195. {
  196. case 0x04: /* HSI used as system clock source */
  197. SystemCoreClock = HSI_VALUE;
  198. break;
  199. case 0x08: /* HSE used as system clock source */
  200. SystemCoreClock = HSE_VALUE;
  201. break;
  202. case 0x0C: /* PLL used as system clock source */
  203. /* PLL_VCO = (HSE_VALUE or HSI_VALUE / PLLM) * PLLN
  204. SYSCLK = PLL_VCO / PLLR
  205. */
  206. pllsource = (RCC->PLLCFGR & RCC_PLLCFGR_PLLSRC);
  207. pllm = ((RCC->PLLCFGR & RCC_PLLCFGR_PLLM) >> 4) + 1U ;
  208. if (pllsource == 0x02UL) /* HSI used as PLL clock source */
  209. {
  210. pllvco = (HSI_VALUE / pllm);
  211. }
  212. else /* HSE used as PLL clock source */
  213. {
  214. pllvco = (HSE_VALUE / pllm);
  215. }
  216. pllvco = pllvco * ((RCC->PLLCFGR & RCC_PLLCFGR_PLLN) >> 8);
  217. pllr = (((RCC->PLLCFGR & RCC_PLLCFGR_PLLR) >> 25) + 1U) * 2U;
  218. SystemCoreClock = pllvco/pllr;
  219. break;
  220. default:
  221. break;
  222. }
  223. /* Compute HCLK clock frequency --------------------------------------------*/
  224. /* Get HCLK prescaler */
  225. tmp = AHBPrescTable[((RCC->CFGR & RCC_CFGR_HPRE) >> 4)];
  226. /* HCLK clock frequency */
  227. SystemCoreClock >>= tmp;
  228. }
  229. /**
  230. * @}
  231. */
  232. /**
  233. * @}
  234. */
  235. /**
  236. * @}
  237. */
  238. /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/