1
0

board.c 3.0 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182
  1. /*
  2. * Copyright (c) 2006-2021, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2009-01-05 Bernard first implementation
  9. */
  10. #include <board.h>
  11. void SystemClock_Config(void)
  12. {
  13. RCC_OscInitTypeDef RCC_OscInitStruct = {0};
  14. RCC_ClkInitTypeDef RCC_ClkInitStruct = {0};
  15. RCC_PeriphCLKInitTypeDef PeriphClkInit = {0};
  16. /**Configure LSE Drive Capability
  17. */
  18. HAL_PWR_EnableBkUpAccess();
  19. __HAL_RCC_LSEDRIVE_CONFIG(RCC_LSEDRIVE_LOW);
  20. /**Initializes the CPU, AHB and APB busses clocks
  21. */
  22. RCC_OscInitStruct.OscillatorType = RCC_OSCILLATORTYPE_LSI|RCC_OSCILLATORTYPE_LSE
  23. |RCC_OSCILLATORTYPE_MSI;
  24. RCC_OscInitStruct.LSEState = RCC_LSE_ON;
  25. RCC_OscInitStruct.LSIState = RCC_LSI_ON;
  26. RCC_OscInitStruct.MSIState = RCC_MSI_ON;
  27. RCC_OscInitStruct.MSICalibrationValue = 0;
  28. RCC_OscInitStruct.MSIClockRange = RCC_MSIRANGE_6;
  29. RCC_OscInitStruct.PLL.PLLState = RCC_PLL_ON;
  30. RCC_OscInitStruct.PLL.PLLSource = RCC_PLLSOURCE_MSI;
  31. RCC_OscInitStruct.PLL.PLLM = 1;
  32. RCC_OscInitStruct.PLL.PLLN = 40;
  33. RCC_OscInitStruct.PLL.PLLP = RCC_PLLP_DIV2;
  34. RCC_OscInitStruct.PLL.PLLQ = RCC_PLLQ_DIV2;
  35. RCC_OscInitStruct.PLL.PLLR = RCC_PLLR_DIV2;
  36. if (HAL_RCC_OscConfig(&RCC_OscInitStruct) != HAL_OK)
  37. {
  38. Error_Handler();
  39. }
  40. /**Initializes the CPU, AHB and APB busses clocks
  41. */
  42. RCC_ClkInitStruct.ClockType = RCC_CLOCKTYPE_HCLK|RCC_CLOCKTYPE_SYSCLK
  43. |RCC_CLOCKTYPE_PCLK1|RCC_CLOCKTYPE_PCLK2;
  44. RCC_ClkInitStruct.SYSCLKSource = RCC_SYSCLKSOURCE_PLLCLK;
  45. RCC_ClkInitStruct.AHBCLKDivider = RCC_SYSCLK_DIV1;
  46. RCC_ClkInitStruct.APB1CLKDivider = RCC_HCLK_DIV1;
  47. RCC_ClkInitStruct.APB2CLKDivider = RCC_HCLK_DIV1;
  48. if (HAL_RCC_ClockConfig(&RCC_ClkInitStruct, FLASH_LATENCY_4) != HAL_OK)
  49. {
  50. Error_Handler();
  51. }
  52. PeriphClkInit.PeriphClockSelection = RCC_PERIPHCLK_RTC|RCC_PERIPHCLK_USART2
  53. |RCC_PERIPHCLK_USART3|RCC_PERIPHCLK_LPUART1
  54. |RCC_PERIPHCLK_SDMMC1|RCC_PERIPHCLK_ADC;
  55. PeriphClkInit.Usart2ClockSelection = RCC_USART2CLKSOURCE_PCLK1;
  56. PeriphClkInit.Usart3ClockSelection = RCC_USART3CLKSOURCE_PCLK1;
  57. PeriphClkInit.Lpuart1ClockSelection = RCC_LPUART1CLKSOURCE_PCLK1;
  58. PeriphClkInit.AdcClockSelection = RCC_ADCCLKSOURCE_PLLSAI1;
  59. PeriphClkInit.RTCClockSelection = RCC_RTCCLKSOURCE_LSE;
  60. PeriphClkInit.Sdmmc1ClockSelection = RCC_SDMMC1CLKSOURCE_PLLSAI1;
  61. PeriphClkInit.PLLSAI1.PLLSAI1Source = RCC_PLLSOURCE_MSI;
  62. PeriphClkInit.PLLSAI1.PLLSAI1M = 1;
  63. PeriphClkInit.PLLSAI1.PLLSAI1N = 16;
  64. PeriphClkInit.PLLSAI1.PLLSAI1P = RCC_PLLP_DIV2;
  65. PeriphClkInit.PLLSAI1.PLLSAI1Q = RCC_PLLQ_DIV2;
  66. PeriphClkInit.PLLSAI1.PLLSAI1R = RCC_PLLR_DIV2;
  67. PeriphClkInit.PLLSAI1.PLLSAI1ClockOut = RCC_PLLSAI1_48M2CLK|RCC_PLLSAI1_ADC1CLK;
  68. if (HAL_RCCEx_PeriphCLKConfig(&PeriphClkInit) != HAL_OK)
  69. {
  70. Error_Handler();
  71. }
  72. /**Configure the main internal regulator output voltage
  73. */
  74. if (HAL_PWREx_ControlVoltageScaling(PWR_REGULATOR_VOLTAGE_SCALE1) != HAL_OK)
  75. {
  76. Error_Handler();
  77. }
  78. }