board.c 1.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748
  1. /*
  2. * Copyright (c) 2006-2021, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2020-09-09 forest-rain first version
  9. */
  10. #include <board.h>
  11. void SystemClock_Config(void)
  12. {
  13. RCC_OscInitTypeDef RCC_OscInitStruct = {0};
  14. RCC_ClkInitTypeDef RCC_ClkInitStruct = {0};
  15. /** Initializes the CPU, AHB and APB busses clocks
  16. */
  17. RCC_OscInitStruct.OscillatorType = RCC_OSCILLATORTYPE_HSI;
  18. RCC_OscInitStruct.HSIState = RCC_HSI_ON;
  19. RCC_OscInitStruct.LSEState = RCC_LSE_OFF;
  20. RCC_OscInitStruct.HSICalibrationValue = 70;
  21. RCC_OscInitStruct.PLL.PLLSource = RCC_PLLSOURCE_HSI;
  22. RCC_OscInitStruct.PLL.PLLState = RCC_PLL_ON;
  23. RCC_OscInitStruct.PLL.PLLM = RCC_PLLM_DIV2;
  24. RCC_OscInitStruct.PLL.PLLN = 30;
  25. RCC_OscInitStruct.PLL.PLLR = RCC_PLLR_DIV5;
  26. RCC_OscInitStruct.PLL.PLLP = RCC_PLLP_DIV5;
  27. RCC_OscInitStruct.PLL.PLLQ = RCC_PLLQ_DIV5;
  28. if (HAL_RCC_OscConfig(&RCC_OscInitStruct) != HAL_OK)
  29. {
  30. Error_Handler();
  31. }
  32. /** Configure the SYSCLKSource, HCLK, PCLK1 and PCLK2 clocks dividers
  33. */
  34. RCC_ClkInitStruct.ClockType = (RCC_CLOCKTYPE_SYSCLK | RCC_CLOCKTYPE_HCLK | RCC_CLOCKTYPE_PCLK1 | RCC_CLOCKTYPE_PCLK2 | RCC_CLOCKTYPE_HCLK3);
  35. RCC_ClkInitStruct.SYSCLKSource = RCC_SYSCLKSOURCE_PLLCLK;
  36. RCC_ClkInitStruct.AHBCLKDivider = RCC_SYSCLK_DIV1;
  37. RCC_ClkInitStruct.APB1CLKDivider = RCC_HCLK_DIV1;
  38. RCC_ClkInitStruct.APB2CLKDivider = RCC_HCLK_DIV1;
  39. if (HAL_RCC_ClockConfig(&RCC_ClkInitStruct, FLASH_LATENCY_2) != HAL_OK)
  40. {
  41. Error_Handler();
  42. }
  43. }