1
0

start_gcc.S 6.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252
  1. /*
  2. * Copyright (c) 2006-2018, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2013-07-05 Bernard the first version
  9. */
  10. .equ Mode_USR, 0x10
  11. .equ Mode_FIQ, 0x11
  12. .equ Mode_IRQ, 0x12
  13. .equ Mode_SVC, 0x13
  14. .equ Mode_ABT, 0x17
  15. .equ Mode_UND, 0x1B
  16. .equ Mode_SYS, 0x1F
  17. .equ I_Bit, 0x80 @ when I bit is set, IRQ is disabled
  18. .equ F_Bit, 0x40 @ when F bit is set, FIQ is disabled
  19. .equ UND_Stack_Size, 0x00000200
  20. .equ SVC_Stack_Size, 0x00000100
  21. .equ ABT_Stack_Size, 0x00000000
  22. .equ FIQ_Stack_Size, 0x00000000
  23. .equ IRQ_Stack_Size, 0x00000100
  24. .equ USR_Stack_Size, 0x00000100
  25. #define ISR_Stack_Size (UND_Stack_Size + SVC_Stack_Size + ABT_Stack_Size + \
  26. FIQ_Stack_Size + IRQ_Stack_Size)
  27. /* stack */
  28. .globl stack_start
  29. .globl stack_top
  30. .align 3
  31. stack_start:
  32. .rept ISR_Stack_Size
  33. .long 0
  34. .endr
  35. stack_top:
  36. /* reset entry */
  37. .globl _reset
  38. _reset:
  39. /* set the cpu to SVC32 mode and disable interrupt */
  40. mrs r0, cpsr
  41. bic r0, r0, #0x1f
  42. orr r0, r0, #0x13
  43. msr cpsr_c, r0
  44. /* setup stack */
  45. bl stack_setup
  46. /* clear .bss */
  47. mov r0,#0 /* get a zero */
  48. ldr r1,=__bss_start /* bss start */
  49. ldr r2,=__bss_end /* bss end */
  50. bss_loop:
  51. cmp r1,r2 /* check if data to clear */
  52. strlo r0,[r1],#4 /* clear 4 bytes */
  53. blo bss_loop /* loop until done */
  54. /* call C++ constructors of global objects */
  55. ldr r0, =__ctors_start__
  56. ldr r1, =__ctors_end__
  57. ctor_loop:
  58. cmp r0, r1
  59. beq ctor_end
  60. ldr r2, [r0], #4
  61. stmfd sp!, {r0-r1}
  62. mov lr, pc
  63. bx r2
  64. ldmfd sp!, {r0-r1}
  65. b ctor_loop
  66. ctor_end:
  67. /* start RT-Thread Kernel */
  68. ldr pc, _rtthread_startup
  69. _rtthread_startup:
  70. .word rtthread_startup
  71. stack_setup:
  72. ldr r0, =stack_top
  73. @ Enter Undefined Instruction Mode and set its Stack Pointer
  74. msr cpsr_c, #Mode_UND|I_Bit|F_Bit
  75. mov sp, r0
  76. sub r0, r0, #UND_Stack_Size
  77. @ Enter Abort Mode and set its Stack Pointer
  78. msr cpsr_c, #Mode_ABT|I_Bit|F_Bit
  79. mov sp, r0
  80. sub r0, r0, #ABT_Stack_Size
  81. @ Enter FIQ Mode and set its Stack Pointer
  82. msr cpsr_c, #Mode_FIQ|I_Bit|F_Bit
  83. mov sp, r0
  84. sub r0, r0, #FIQ_Stack_Size
  85. @ Enter IRQ Mode and set its Stack Pointer
  86. msr cpsr_c, #Mode_IRQ|I_Bit|F_Bit
  87. mov sp, r0
  88. sub r0, r0, #IRQ_Stack_Size
  89. @ Enter Supervisor Mode and set its Stack Pointer
  90. msr cpsr_c, #Mode_SVC|I_Bit|F_Bit
  91. mov sp, r0
  92. sub r0, r0, #SVC_Stack_Size
  93. @ Enter User Mode and set its Stack Pointer
  94. mov sp, r0
  95. sub sl, sp, #USR_Stack_Size
  96. bx lr
  97. /* exception handlers: undef, swi, padt, dabt, resv, irq, fiq */
  98. .align 5
  99. .globl vector_undef
  100. vector_undef:
  101. sub sp, sp, #72
  102. stmia sp, {r0 - r12} @/* Calling r0-r12 */
  103. add r8, sp, #60
  104. mrs r1, cpsr
  105. mrs r2, spsr
  106. orr r2,r2, #I_Bit|F_Bit
  107. msr cpsr_c, r2
  108. mov r0, r0
  109. stmdb r8, {sp, lr} @/* Calling SP, LR */
  110. msr cpsr_c, r1 @/* return to Undefined Instruction mode */
  111. str lr, [r8, #0] @/* Save calling PC */
  112. mrs r6, spsr
  113. str r6, [r8, #4] @/* Save CPSR */
  114. str r0, [r8, #8] @/* Save OLD_R0 */
  115. mov r0, sp
  116. bl rt_hw_trap_udef
  117. ldmia sp, {r0 - r12} @/* Calling r0 - r2 */
  118. mov r0, r0
  119. ldr lr, [sp, #60] @/* Get PC */
  120. add sp, sp, #72
  121. movs pc, lr @/* return & move spsr_svc into cpsr */
  122. .align 5
  123. .globl vector_swi
  124. vector_swi:
  125. bl rt_hw_trap_swi
  126. .align 5
  127. .globl vector_pabt
  128. vector_pabt:
  129. bl rt_hw_trap_pabt
  130. .align 5
  131. .globl vector_dabt
  132. vector_dabt:
  133. sub sp, sp, #72
  134. stmia sp, {r0 - r12} @/* Calling r0-r12 */
  135. add r8, sp, #60
  136. stmdb r8, {sp, lr} @/* Calling SP, LR */
  137. str lr, [r8, #0] @/* Save calling PC */
  138. mrs r6, spsr
  139. str r6, [r8, #4] @/* Save CPSR */
  140. str r0, [r8, #8] @/* Save OLD_R0 */
  141. mov r0, sp
  142. bl rt_hw_trap_dabt
  143. ldmia sp, {r0 - r12} @/* Calling r0 - r2 */
  144. mov r0, r0
  145. ldr lr, [sp, #60] @/* Get PC */
  146. add sp, sp, #72
  147. movs pc, lr @/* return & move spsr_svc into cpsr */
  148. .align 5
  149. .globl vector_resv
  150. vector_resv:
  151. b .
  152. .align 5
  153. .globl vector_fiq
  154. vector_fiq:
  155. stmfd sp!,{r0-r7,lr}
  156. bl rt_hw_trap_fiq
  157. ldmfd sp!,{r0-r7,lr}
  158. subs pc,lr,#4
  159. .globl rt_interrupt_enter
  160. .globl rt_interrupt_leave
  161. .globl rt_thread_switch_interrupt_flag
  162. .globl rt_interrupt_from_thread
  163. .globl rt_interrupt_to_thread
  164. .globl rt_current_thread
  165. .globl vmm_thread
  166. .globl vmm_virq_check
  167. .globl vector_irq
  168. vector_irq:
  169. stmfd sp!, {r0-r12,lr}
  170. bl rt_interrupt_enter
  171. bl rt_hw_trap_irq
  172. bl rt_interrupt_leave
  173. @ if rt_thread_switch_interrupt_flag set, jump to
  174. @ rt_hw_context_switch_interrupt_do and don't return
  175. ldr r0, =rt_thread_switch_interrupt_flag
  176. ldr r1, [r0]
  177. cmp r1, #1
  178. beq rt_hw_context_switch_interrupt_do
  179. ldmfd sp!, {r0-r12,lr}
  180. subs pc, lr, #4
  181. rt_hw_context_switch_interrupt_do:
  182. mov r1, #0 @ clear flag
  183. str r1, [r0]
  184. ldmfd sp!, {r0-r12,lr}@ reload saved registers
  185. stmfd sp, {r0-r2} @ save r0-r2
  186. mrs r0, spsr @ get cpsr of interrupt thread
  187. sub r1, sp, #4*3
  188. sub r2, lr, #4 @ save old task's pc to r2
  189. @ switch to SVC mode with no interrupt
  190. msr cpsr_c, #I_Bit|F_Bit|Mode_SVC
  191. stmfd sp!, {r2} @ push old task's pc
  192. stmfd sp!, {r3-r12,lr}@ push old task's lr,r12-r4
  193. ldmfd r1, {r1-r3} @ restore r0-r2 of the interrupt thread
  194. stmfd sp!, {r1-r3} @ push old task's r0-r2
  195. stmfd sp!, {r0} @ push old task's cpsr
  196. ldr r4, =rt_interrupt_from_thread
  197. ldr r5, [r4]
  198. str sp, [r5] @ store sp in preempted tasks's TCB
  199. ldr r6, =rt_interrupt_to_thread
  200. ldr r6, [r6]
  201. ldr sp, [r6] @ get new task's stack pointer
  202. ldmfd sp!, {r4} @ pop new task's cpsr to spsr
  203. msr spsr_cxsf, r4
  204. ldmfd sp!, {r0-r12,lr,pc}^ @ pop new task's r0-r12,lr & pc, copy spsr to cpsr