mmu.c 6.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251
  1. /*
  2. * Copyright (c) 2006-2021, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2021-11-28 GuEe-GUI first version
  9. */
  10. #include <rtthread.h>
  11. #include <rthw.h>
  12. #include <cpuport.h>
  13. #include <mmu.h>
  14. #define ARCH_SECTION_SHIFT 21
  15. #define ARCH_SECTION_SIZE (1 << ARCH_SECTION_SHIFT)
  16. #define ARCH_SECTION_MASK (ARCH_SECTION_SIZE - 1)
  17. #define ARCH_PAGE_SHIFT 12
  18. #define ARCH_PAGE_SIZE (1 << ARCH_PAGE_SHIFT)
  19. #define ARCH_PAGE_MASK (ARCH_PAGE_SIZE - 1)
  20. #define MMU_LEVEL_MASK 0x1ffUL
  21. #define MMU_LEVEL_SHIFT 9
  22. #define MMU_ADDRESS_BITS 39
  23. #define MMU_ADDRESS_MASK 0x0000fffffffff000UL
  24. #define MMU_ATTRIB_MASK 0xfff0000000000ffcUL
  25. #define MMU_TYPE_MASK 3UL
  26. #define MMU_TYPE_USED 1UL
  27. #define MMU_TYPE_BLOCK 1UL
  28. #define MMU_TYPE_TABLE 3UL
  29. #define MMU_TYPE_PAGE 3UL
  30. #define MMU_TBL_BLOCK_2M_LEVEL 2
  31. #define MMU_TBL_PAGE_NR_MAX 32
  32. /* only map 4G io/memory */
  33. static volatile unsigned long MMUTable[512] __attribute__((aligned(4096)));
  34. static volatile struct
  35. {
  36. unsigned long entry[512];
  37. } MMUPage[MMU_TBL_PAGE_NR_MAX] __attribute__((aligned(4096)));
  38. static unsigned long _kernel_free_page(void)
  39. {
  40. static unsigned long i = 0;
  41. if (i >= MMU_TBL_PAGE_NR_MAX)
  42. {
  43. return RT_NULL;
  44. }
  45. ++i;
  46. return (unsigned long)&MMUPage[i - 1].entry;
  47. }
  48. static int _kenrel_map_2M(unsigned long *tbl, unsigned long va, unsigned long pa, unsigned long attr)
  49. {
  50. int level;
  51. unsigned long *cur_lv_tbl = tbl;
  52. unsigned long page;
  53. unsigned long off;
  54. int level_shift = MMU_ADDRESS_BITS;
  55. if (va & ARCH_SECTION_MASK)
  56. {
  57. return MMU_MAP_ERROR_VANOTALIGN;
  58. }
  59. if (pa & ARCH_SECTION_MASK)
  60. {
  61. return MMU_MAP_ERROR_PANOTALIGN;
  62. }
  63. for (level = 0; level < MMU_TBL_BLOCK_2M_LEVEL; ++level)
  64. {
  65. off = (va >> level_shift);
  66. off &= MMU_LEVEL_MASK;
  67. if (!(cur_lv_tbl[off] & MMU_TYPE_USED))
  68. {
  69. page = _kernel_free_page();
  70. if (!page)
  71. {
  72. return MMU_MAP_ERROR_NOPAGE;
  73. }
  74. rt_memset((char *)page, 0, ARCH_PAGE_SIZE);
  75. rt_hw_cpu_dcache_ops(RT_HW_CACHE_FLUSH, (void *)page, ARCH_PAGE_SIZE);
  76. cur_lv_tbl[off] = page | MMU_TYPE_TABLE;
  77. rt_hw_cpu_dcache_ops(RT_HW_CACHE_FLUSH, cur_lv_tbl + off, sizeof(void *));
  78. }
  79. else
  80. {
  81. page = cur_lv_tbl[off];
  82. page &= MMU_ADDRESS_MASK;
  83. }
  84. page = cur_lv_tbl[off];
  85. if ((page & MMU_TYPE_MASK) == MMU_TYPE_BLOCK)
  86. {
  87. /* is block! error! */
  88. return MMU_MAP_ERROR_CONFLICT;
  89. }
  90. /* next level */
  91. cur_lv_tbl = (unsigned long *)(page & MMU_ADDRESS_MASK);
  92. level_shift -= MMU_LEVEL_SHIFT;
  93. }
  94. attr &= MMU_ATTRIB_MASK;
  95. pa |= (attr | MMU_TYPE_BLOCK);
  96. off = (va >> ARCH_SECTION_SHIFT);
  97. off &= MMU_LEVEL_MASK;
  98. cur_lv_tbl[off] = pa;
  99. rt_hw_cpu_dcache_ops(RT_HW_CACHE_FLUSH, cur_lv_tbl + off, sizeof(void *));
  100. return 0;
  101. }
  102. int rt_hw_mmu_setmtt(unsigned long vaddr_start, unsigned long vaddr_end,
  103. unsigned long paddr_start, unsigned long attr)
  104. {
  105. int ret = -1;
  106. int i;
  107. unsigned long count;
  108. unsigned long map_attr = MMU_MAP_CUSTOM(MMU_AP_KAUN, attr);
  109. if (vaddr_start > vaddr_end)
  110. {
  111. goto end;
  112. }
  113. if (vaddr_start % ARCH_SECTION_SIZE)
  114. {
  115. vaddr_start = (vaddr_start / ARCH_SECTION_SIZE) * ARCH_SECTION_SIZE;
  116. }
  117. if (paddr_start % ARCH_SECTION_SIZE)
  118. {
  119. paddr_start = (paddr_start / ARCH_SECTION_SIZE) * ARCH_SECTION_SIZE;
  120. }
  121. if (vaddr_end % ARCH_SECTION_SIZE)
  122. {
  123. vaddr_end = (vaddr_end / ARCH_SECTION_SIZE + 1) * ARCH_SECTION_SIZE;
  124. }
  125. count = (vaddr_end - vaddr_start) >> ARCH_SECTION_SHIFT;
  126. for (i = 0; i < count; i++)
  127. {
  128. ret = _kenrel_map_2M((void *)MMUTable, vaddr_start, paddr_start, map_attr);
  129. vaddr_start += ARCH_SECTION_SIZE;
  130. paddr_start += ARCH_SECTION_SIZE;
  131. if (ret != 0)
  132. {
  133. goto end;
  134. }
  135. }
  136. end:
  137. return ret;
  138. }
  139. void rt_hw_init_mmu_table(struct mem_desc *mdesc, rt_size_t desc_nr)
  140. {
  141. rt_memset((void *)MMUTable, 0, sizeof(MMUTable));
  142. rt_memset((void *)MMUPage, 0, sizeof(MMUPage));
  143. /* set page table */
  144. for (; desc_nr > 0; --desc_nr)
  145. {
  146. rt_hw_mmu_setmtt(mdesc->vaddr_start, mdesc->vaddr_end, mdesc->paddr_start, mdesc->attr);
  147. ++mdesc;
  148. }
  149. rt_hw_dcache_flush_range((unsigned long)MMUTable, sizeof(MMUTable));
  150. }
  151. void rt_hw_mmu_tlb_invalidate(void)
  152. {
  153. __asm__ volatile (
  154. "tlbi vmalle1\n\r"
  155. "dsb sy\n\r"
  156. "isb sy\n\r"
  157. "ic ialluis\n\r"
  158. "dsb sy\n\r"
  159. "isb sy");
  160. }
  161. void rt_hw_mmu_init(void)
  162. {
  163. unsigned long reg_val;
  164. reg_val = 0x00447fUL;
  165. __asm__ volatile("msr mair_el1, %0"::"r"(reg_val));
  166. rt_hw_isb();
  167. reg_val = (16UL << 0) /* t0sz 48bit */
  168. | (0UL << 6) /* reserved */
  169. | (0UL << 7) /* epd0 */
  170. | (3UL << 8) /* t0 wb cacheable */
  171. | (3UL << 10) /* inner shareable */
  172. | (2UL << 12) /* t0 outer shareable */
  173. | (0UL << 14) /* t0 4K */
  174. | (16UL << 16) /* t1sz 48bit */
  175. | (0UL << 22) /* define asid use ttbr0.asid */
  176. | (0UL << 23) /* epd1 */
  177. | (3UL << 24) /* t1 inner wb cacheable */
  178. | (3UL << 26) /* t1 outer wb cacheable */
  179. | (2UL << 28) /* t1 outer shareable */
  180. | (2UL << 30) /* t1 4k */
  181. | (1UL << 32) /* 001b 64GB PA */
  182. | (0UL << 35) /* reserved */
  183. | (1UL << 36) /* as: 0:8bit 1:16bit */
  184. | (0UL << 37) /* tbi0 */
  185. | (0UL << 38); /* tbi1 */
  186. __asm__ volatile("msr tcr_el1, %0"::"r"(reg_val));
  187. rt_hw_isb();
  188. __asm__ volatile ("mrs %0, sctlr_el1":"=r"(reg_val));
  189. reg_val |= 1 << 2; /* enable dcache */
  190. reg_val |= 1 << 0; /* enable mmu */
  191. __asm__ volatile (
  192. "msr ttbr0_el1, %0\n\r"
  193. "msr sctlr_el1, %1\n\r"
  194. "dsb sy\n\r"
  195. "isb sy\n\r"
  196. ::"r"(MMUTable), "r"(reg_val) :"memory");
  197. rt_hw_mmu_tlb_invalidate();
  198. }
  199. int rt_hw_mmu_map(unsigned long addr, unsigned long size, unsigned long attr)
  200. {
  201. int ret;
  202. rt_ubase_t level;
  203. level = rt_hw_interrupt_disable();
  204. ret = rt_hw_mmu_setmtt(addr, addr + size, addr, attr);
  205. rt_hw_interrupt_enable(level);
  206. return ret;
  207. }