cpuport.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424
  1. /*
  2. * Copyright (c) 2006-2021, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2009-01-05 Bernard first version
  9. * 2011-02-14 onelife Modify for EFM32
  10. * 2011-06-17 onelife Merge all of the C source code into cpuport.c
  11. * 2012-12-23 aozima stack addr align to 8byte.
  12. * 2012-12-29 Bernard Add exception hook.
  13. * 2013-07-09 aozima enhancement hard fault exception handler.
  14. * 2019-07-03 yangjie add __rt_ffs() for armclang.
  15. */
  16. #include <rtthread.h>
  17. struct exception_stack_frame
  18. {
  19. rt_uint32_t r0;
  20. rt_uint32_t r1;
  21. rt_uint32_t r2;
  22. rt_uint32_t r3;
  23. rt_uint32_t r12;
  24. rt_uint32_t lr;
  25. rt_uint32_t pc;
  26. rt_uint32_t psr;
  27. };
  28. struct stack_frame
  29. {
  30. /* r4 ~ r11 register */
  31. rt_uint32_t r4;
  32. rt_uint32_t r5;
  33. rt_uint32_t r6;
  34. rt_uint32_t r7;
  35. rt_uint32_t r8;
  36. rt_uint32_t r9;
  37. rt_uint32_t r10;
  38. rt_uint32_t r11;
  39. struct exception_stack_frame exception_stack_frame;
  40. };
  41. /* flag in interrupt handling */
  42. rt_uint32_t rt_interrupt_from_thread, rt_interrupt_to_thread;
  43. rt_uint32_t rt_thread_switch_interrupt_flag;
  44. /* exception hook */
  45. static rt_err_t (*rt_exception_hook)(void *context) = RT_NULL;
  46. /**
  47. * This function will initialize thread stack
  48. *
  49. * @param tentry the entry of thread
  50. * @param parameter the parameter of entry
  51. * @param stack_addr the beginning stack address
  52. * @param texit the function will be called when thread exit
  53. *
  54. * @return stack address
  55. */
  56. rt_uint8_t *rt_hw_stack_init(void *tentry,
  57. void *parameter,
  58. rt_uint8_t *stack_addr,
  59. void *texit)
  60. {
  61. struct stack_frame *stack_frame;
  62. rt_uint8_t *stk;
  63. unsigned long i;
  64. stk = stack_addr + sizeof(rt_uint32_t);
  65. stk = (rt_uint8_t *)RT_ALIGN_DOWN((rt_uint32_t)stk, 8);
  66. stk -= sizeof(struct stack_frame);
  67. stack_frame = (struct stack_frame *)stk;
  68. /* init all register */
  69. for (i = 0; i < sizeof(struct stack_frame) / sizeof(rt_uint32_t); i ++)
  70. {
  71. ((rt_uint32_t *)stack_frame)[i] = 0xdeadbeef;
  72. }
  73. stack_frame->exception_stack_frame.r0 = (unsigned long)parameter; /* r0 : argument */
  74. stack_frame->exception_stack_frame.r1 = 0; /* r1 */
  75. stack_frame->exception_stack_frame.r2 = 0; /* r2 */
  76. stack_frame->exception_stack_frame.r3 = 0; /* r3 */
  77. stack_frame->exception_stack_frame.r12 = 0; /* r12 */
  78. stack_frame->exception_stack_frame.lr = (unsigned long)texit; /* lr */
  79. stack_frame->exception_stack_frame.pc = (unsigned long)tentry; /* entry point, pc */
  80. stack_frame->exception_stack_frame.psr = 0x01000000L; /* PSR */
  81. /* return task's current stack address */
  82. return stk;
  83. }
  84. /**
  85. * This function set the hook, which is invoked on fault exception handling.
  86. *
  87. * @param exception_handle the exception handling hook function.
  88. */
  89. void rt_hw_exception_install(rt_err_t (*exception_handle)(void* context))
  90. {
  91. rt_exception_hook = exception_handle;
  92. }
  93. #define SCB_CFSR (*(volatile const unsigned *)0xE000ED28) /* Configurable Fault Status Register */
  94. #define SCB_HFSR (*(volatile const unsigned *)0xE000ED2C) /* HardFault Status Register */
  95. #define SCB_MMAR (*(volatile const unsigned *)0xE000ED34) /* MemManage Fault Address register */
  96. #define SCB_BFAR (*(volatile const unsigned *)0xE000ED38) /* Bus Fault Address Register */
  97. #define SCB_AIRCR (*(volatile unsigned long *)0xE000ED0C) /* Reset control Address Register */
  98. #define SCB_RESET_VALUE 0x05FA0004 /* Reset value, write to SCB_AIRCR can reset cpu */
  99. #define SCB_CFSR_MFSR (*(volatile const unsigned char*)0xE000ED28) /* Memory-management Fault Status Register */
  100. #define SCB_CFSR_BFSR (*(volatile const unsigned char*)0xE000ED29) /* Bus Fault Status Register */
  101. #define SCB_CFSR_UFSR (*(volatile const unsigned short*)0xE000ED2A) /* Usage Fault Status Register */
  102. #ifdef RT_USING_FINSH
  103. static void usage_fault_track(void)
  104. {
  105. rt_kprintf("usage fault:\n");
  106. rt_kprintf("SCB_CFSR_UFSR:0x%02X ", SCB_CFSR_UFSR);
  107. if(SCB_CFSR_UFSR & (1<<0))
  108. {
  109. /* [0]:UNDEFINSTR */
  110. rt_kprintf("UNDEFINSTR ");
  111. }
  112. if(SCB_CFSR_UFSR & (1<<1))
  113. {
  114. /* [1]:INVSTATE */
  115. rt_kprintf("INVSTATE ");
  116. }
  117. if(SCB_CFSR_UFSR & (1<<2))
  118. {
  119. /* [2]:INVPC */
  120. rt_kprintf("INVPC ");
  121. }
  122. if(SCB_CFSR_UFSR & (1<<3))
  123. {
  124. /* [3]:NOCP */
  125. rt_kprintf("NOCP ");
  126. }
  127. if(SCB_CFSR_UFSR & (1<<8))
  128. {
  129. /* [8]:UNALIGNED */
  130. rt_kprintf("UNALIGNED ");
  131. }
  132. if(SCB_CFSR_UFSR & (1<<9))
  133. {
  134. /* [9]:DIVBYZERO */
  135. rt_kprintf("DIVBYZERO ");
  136. }
  137. rt_kprintf("\n");
  138. }
  139. static void bus_fault_track(void)
  140. {
  141. rt_kprintf("bus fault:\n");
  142. rt_kprintf("SCB_CFSR_BFSR:0x%02X ", SCB_CFSR_BFSR);
  143. if(SCB_CFSR_BFSR & (1<<0))
  144. {
  145. /* [0]:IBUSERR */
  146. rt_kprintf("IBUSERR ");
  147. }
  148. if(SCB_CFSR_BFSR & (1<<1))
  149. {
  150. /* [1]:PRECISERR */
  151. rt_kprintf("PRECISERR ");
  152. }
  153. if(SCB_CFSR_BFSR & (1<<2))
  154. {
  155. /* [2]:IMPRECISERR */
  156. rt_kprintf("IMPRECISERR ");
  157. }
  158. if(SCB_CFSR_BFSR & (1<<3))
  159. {
  160. /* [3]:UNSTKERR */
  161. rt_kprintf("UNSTKERR ");
  162. }
  163. if(SCB_CFSR_BFSR & (1<<4))
  164. {
  165. /* [4]:STKERR */
  166. rt_kprintf("STKERR ");
  167. }
  168. if(SCB_CFSR_BFSR & (1<<7))
  169. {
  170. rt_kprintf("SCB->BFAR:%08X\n", SCB_BFAR);
  171. }
  172. else
  173. {
  174. rt_kprintf("\n");
  175. }
  176. }
  177. static void mem_manage_fault_track(void)
  178. {
  179. rt_kprintf("mem manage fault:\n");
  180. rt_kprintf("SCB_CFSR_MFSR:0x%02X ", SCB_CFSR_MFSR);
  181. if(SCB_CFSR_MFSR & (1<<0))
  182. {
  183. /* [0]:IACCVIOL */
  184. rt_kprintf("IACCVIOL ");
  185. }
  186. if(SCB_CFSR_MFSR & (1<<1))
  187. {
  188. /* [1]:DACCVIOL */
  189. rt_kprintf("DACCVIOL ");
  190. }
  191. if(SCB_CFSR_MFSR & (1<<3))
  192. {
  193. /* [3]:MUNSTKERR */
  194. rt_kprintf("MUNSTKERR ");
  195. }
  196. if(SCB_CFSR_MFSR & (1<<4))
  197. {
  198. /* [4]:MSTKERR */
  199. rt_kprintf("MSTKERR ");
  200. }
  201. if(SCB_CFSR_MFSR & (1<<7))
  202. {
  203. /* [7]:MMARVALID */
  204. rt_kprintf("SCB->MMAR:%08X\n", SCB_MMAR);
  205. }
  206. else
  207. {
  208. rt_kprintf("\n");
  209. }
  210. }
  211. static void hard_fault_track(void)
  212. {
  213. if(SCB_HFSR & (1UL<<1))
  214. {
  215. /* [1]:VECTBL, Indicates hard fault is caused by failed vector fetch. */
  216. rt_kprintf("failed vector fetch\n");
  217. }
  218. if(SCB_HFSR & (1UL<<30))
  219. {
  220. /* [30]:FORCED, Indicates hard fault is taken because of bus fault,
  221. memory management fault, or usage fault. */
  222. if(SCB_CFSR_BFSR)
  223. {
  224. bus_fault_track();
  225. }
  226. if(SCB_CFSR_MFSR)
  227. {
  228. mem_manage_fault_track();
  229. }
  230. if(SCB_CFSR_UFSR)
  231. {
  232. usage_fault_track();
  233. }
  234. }
  235. if(SCB_HFSR & (1UL<<31))
  236. {
  237. /* [31]:DEBUGEVT, Indicates hard fault is triggered by debug event. */
  238. rt_kprintf("debug event\n");
  239. }
  240. }
  241. #endif /* RT_USING_FINSH */
  242. struct exception_info
  243. {
  244. rt_uint32_t exc_return;
  245. struct stack_frame stack_frame;
  246. };
  247. /*
  248. * fault exception handler
  249. */
  250. void rt_hw_hard_fault_exception(struct exception_info * exception_info)
  251. {
  252. #if defined(RT_USING_FINSH) && defined(MSH_USING_BUILT_IN_COMMANDS)
  253. extern long list_thread(void);
  254. #endif
  255. struct stack_frame* context = &exception_info->stack_frame;
  256. if (rt_exception_hook != RT_NULL)
  257. {
  258. rt_err_t result;
  259. result = rt_exception_hook(exception_info);
  260. if (result == RT_EOK)
  261. return;
  262. }
  263. rt_kprintf("psr: 0x%08x\n", context->exception_stack_frame.psr);
  264. rt_kprintf("r00: 0x%08x\n", context->exception_stack_frame.r0);
  265. rt_kprintf("r01: 0x%08x\n", context->exception_stack_frame.r1);
  266. rt_kprintf("r02: 0x%08x\n", context->exception_stack_frame.r2);
  267. rt_kprintf("r03: 0x%08x\n", context->exception_stack_frame.r3);
  268. rt_kprintf("r04: 0x%08x\n", context->r4);
  269. rt_kprintf("r05: 0x%08x\n", context->r5);
  270. rt_kprintf("r06: 0x%08x\n", context->r6);
  271. rt_kprintf("r07: 0x%08x\n", context->r7);
  272. rt_kprintf("r08: 0x%08x\n", context->r8);
  273. rt_kprintf("r09: 0x%08x\n", context->r9);
  274. rt_kprintf("r10: 0x%08x\n", context->r10);
  275. rt_kprintf("r11: 0x%08x\n", context->r11);
  276. rt_kprintf("r12: 0x%08x\n", context->exception_stack_frame.r12);
  277. rt_kprintf(" lr: 0x%08x\n", context->exception_stack_frame.lr);
  278. rt_kprintf(" pc: 0x%08x\n", context->exception_stack_frame.pc);
  279. if(exception_info->exc_return & (1 << 2) )
  280. {
  281. rt_kprintf("hard fault on thread: %s\r\n\r\n", rt_thread_self()->name);
  282. #if defined(RT_USING_FINSH) && defined(MSH_USING_BUILT_IN_COMMANDS)
  283. list_thread();
  284. #endif
  285. }
  286. else
  287. {
  288. rt_kprintf("hard fault on handler\r\n\r\n");
  289. }
  290. #ifdef RT_USING_FINSH
  291. hard_fault_track();
  292. #endif /* RT_USING_FINSH */
  293. while (1);
  294. }
  295. /**
  296. * shutdown CPU
  297. */
  298. RT_WEAK void rt_hw_cpu_shutdown(void)
  299. {
  300. rt_kprintf("shutdown...\n");
  301. RT_ASSERT(0);
  302. }
  303. /**
  304. * reset CPU
  305. */
  306. RT_WEAK void rt_hw_cpu_reset(void)
  307. {
  308. SCB_AIRCR = SCB_RESET_VALUE;
  309. }
  310. #ifdef RT_USING_CPU_FFS
  311. /**
  312. * This function finds the first bit set (beginning with the least significant bit)
  313. * in value and return the index of that bit.
  314. *
  315. * Bits are numbered starting at 1 (the least significant bit). A return value of
  316. * zero from any of these functions means that the argument was zero.
  317. *
  318. * @return return the index of the first bit set. If value is 0, then this function
  319. * shall return 0.
  320. */
  321. #if defined(__CC_ARM)
  322. __asm int __rt_ffs(int value)
  323. {
  324. CMP r0, #0x00
  325. BEQ exit
  326. RBIT r0, r0
  327. CLZ r0, r0
  328. ADDS r0, r0, #0x01
  329. exit
  330. BX lr
  331. }
  332. #elif defined(__clang__)
  333. int __rt_ffs(int value)
  334. {
  335. __asm volatile(
  336. "CMP r0, #0x00 \n"
  337. "BEQ 1f \n"
  338. "RBIT r0, r0 \n"
  339. "CLZ r0, r0 \n"
  340. "ADDS r0, r0, #0x01 \n"
  341. "1: \n"
  342. : "=r"(value)
  343. : "r"(value)
  344. );
  345. return value;
  346. }
  347. #elif defined(__IAR_SYSTEMS_ICC__)
  348. int __rt_ffs(int value)
  349. {
  350. if (value == 0) return value;
  351. asm("RBIT %0, %1" : "=r"(value) : "r"(value));
  352. asm("CLZ %0, %1" : "=r"(value) : "r"(value));
  353. asm("ADDS %0, %1, #0x01" : "=r"(value) : "r"(value));
  354. return value;
  355. }
  356. #elif defined(__GNUC__)
  357. int __rt_ffs(int value)
  358. {
  359. return __builtin_ffs(value);
  360. }
  361. #endif
  362. #endif