1
0

context_iar.S 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300
  1. ;/*
  2. ; * Copyright (c) 2006-2018, RT-Thread Development Team
  3. ; *
  4. ; * SPDX-License-Identifier: Apache-2.0
  5. ; *
  6. ; * Change Logs:
  7. ; * Date Author Notes
  8. ; * 2009-01-17 Bernard first version
  9. ; * 2009-09-27 Bernard add protect when contex switch occurs
  10. ; * 2012-01-01 aozima support context switch load/store FPU register.
  11. ; * 2013-06-18 aozima add restore MSP feature.
  12. ; * 2013-06-23 aozima support lazy stack optimized.
  13. ; * 2018-07-24 aozima enhancement hard fault exception handler.
  14. ; */
  15. ;/**
  16. ; * @addtogroup cortex-m33
  17. ; */
  18. ;/*@{*/
  19. SCB_VTOR EQU 0xE000ED08 ; Vector Table Offset Register
  20. NVIC_INT_CTRL EQU 0xE000ED04 ; interrupt control state register
  21. NVIC_SYSPRI2 EQU 0xE000ED20 ; system priority register (2)
  22. NVIC_PENDSV_PRI EQU 0xFFFF0000 ; PendSV and SysTick priority value (lowest)
  23. NVIC_PENDSVSET EQU 0x10000000 ; value to trigger PendSV exception
  24. SECTION .text:CODE(2)
  25. THUMB
  26. REQUIRE8
  27. PRESERVE8
  28. IMPORT rt_thread_switch_interrupt_flag
  29. IMPORT rt_interrupt_from_thread
  30. IMPORT rt_interrupt_to_thread
  31. IMPORT rt_trustzone_current_context
  32. IMPORT rt_trustzone_context_load
  33. IMPORT rt_trustzone_context_store
  34. ;/*
  35. ; * rt_base_t rt_hw_interrupt_disable();
  36. ; */
  37. EXPORT rt_hw_interrupt_disable
  38. rt_hw_interrupt_disable:
  39. MRS r0, PRIMASK
  40. CPSID I
  41. BX LR
  42. ;/*
  43. ; * void rt_hw_interrupt_enable(rt_base_t level);
  44. ; */
  45. EXPORT rt_hw_interrupt_enable
  46. rt_hw_interrupt_enable:
  47. MSR PRIMASK, r0
  48. BX LR
  49. ;/*
  50. ; * void rt_hw_context_switch(rt_uint32 from, rt_uint32 to);
  51. ; * r0 --> from
  52. ; * r1 --> to
  53. ; */
  54. EXPORT rt_hw_context_switch_interrupt
  55. EXPORT rt_hw_context_switch
  56. rt_hw_context_switch_interrupt:
  57. rt_hw_context_switch:
  58. ; set rt_thread_switch_interrupt_flag to 1
  59. LDR r2, =rt_thread_switch_interrupt_flag
  60. LDR r3, [r2]
  61. CMP r3, #1
  62. BEQ _reswitch
  63. MOV r3, #1
  64. STR r3, [r2]
  65. LDR r2, =rt_interrupt_from_thread ; set rt_interrupt_from_thread
  66. STR r0, [r2]
  67. _reswitch
  68. LDR r2, =rt_interrupt_to_thread ; set rt_interrupt_to_thread
  69. STR r1, [r2]
  70. LDR r0, =NVIC_INT_CTRL ; trigger the PendSV exception (causes context switch)
  71. LDR r1, =NVIC_PENDSVSET
  72. STR r1, [r0]
  73. BX LR
  74. ; r0 --> switch from thread stack
  75. ; r1 --> switch to thread stack
  76. ; psr, pc, lr, r12, r3, r2, r1, r0 are pushed into [from] stack
  77. EXPORT PendSV_Handler
  78. PendSV_Handler:
  79. ; disable interrupt to protect context switch
  80. MRS r2, PRIMASK
  81. CPSID I
  82. ; get rt_thread_switch_interrupt_flag
  83. LDR r0, =rt_thread_switch_interrupt_flag ; r0 = &rt_thread_switch_interrupt_flag
  84. LDR r1, [r0] ; r1 = *r1
  85. CMP r1, #0x00 ; compare r1 == 0x00
  86. BNE schedule
  87. MSR PRIMASK, r2 ; if r1 == 0x00, do msr PRIMASK, r2
  88. BX lr ; if r1 == 0x00, do bx lr
  89. schedule
  90. PUSH {r2} ; store interrupt state
  91. ; clear rt_thread_switch_interrupt_flag to 0
  92. MOV r1, #0x00 ; r1 = 0x00
  93. STR r1, [r0] ; *r0 = r1
  94. ; skip register save at the first time
  95. LDR r0, =rt_interrupt_from_thread ; r0 = &rt_interrupt_from_thread
  96. LDR r1, [r0] ; r1 = *r0
  97. CBZ r1, switch_to_thread ; if r1 == 0, goto switch_to_thread
  98. ; Whether TrustZone thread stack exists
  99. LDR r1, =rt_trustzone_current_context ; r1 = &rt_secure_current_context
  100. LDR r1, [r1] ; r1 = *r1
  101. CBZ r1, contex_ns_store ; if r1 == 0, goto contex_ns_store
  102. ;call TrustZone fun, Save TrustZone stack
  103. STMFD sp!, {r0-r1, lr} ; push register
  104. MOV r0, r1 ; r0 = rt_secure_current_context
  105. BL rt_trustzone_context_store ; call TrustZone store fun
  106. LDMFD sp!, {r0-r1, lr} ; pop register
  107. ; check break from TrustZone
  108. MOV r2, lr ; r2 = lr
  109. TST r2, #0x40 ; if EXC_RETURN[6] is 1, TrustZone stack was used
  110. BEQ contex_ns_store ; if r2 & 0x40 == 0, goto contex_ns_store
  111. ; push PSPLIM CONTROL PSP LR current_context to stack
  112. MRS r3, psplim ; r3 = psplim
  113. MRS r4, control ; r4 = control
  114. MRS r5, psp ; r5 = psp
  115. STMFD r5!, {r1-r4} ; push to thread stack
  116. ; update from thread stack pointer
  117. LDR r0, [r0] ; r0 = rt_thread_switch_interrupt_flag
  118. STR r5, [r0] ; *r0 = r5
  119. b switch_to_thread ; goto switch_to_thread
  120. contex_ns_store
  121. MRS r1, psp ; get from thread stack pointer
  122. #if defined ( __ARMVFP__ )
  123. TST lr, #0x10 ; if(!EXC_RETURN[4])
  124. BNE skip_push_fpu
  125. VSTMDB r1!, {d8 - d15} ; push FPU register s16~s31
  126. skip_push_fpu
  127. #endif
  128. STMFD r1!, {r4 - r11} ; push r4 - r11 register
  129. LDR r2, =rt_trustzone_current_context ; r2 = &rt_secure_current_context
  130. LDR r2, [r2] ; r2 = *r2
  131. MOV r3, lr ; r3 = lr
  132. MRS r4, psplim ; r4 = psplim
  133. MRS r5, control ; r5 = control
  134. STMFD r1!, {r2-r5} ; push to thread stack
  135. LDR r0, [r0]
  136. STR r1, [r0] ; update from thread stack pointer
  137. switch_to_thread
  138. LDR r1, =rt_interrupt_to_thread
  139. LDR r1, [r1]
  140. LDR r1, [r1] ; load thread stack pointer
  141. ; update current TrustZone context
  142. LDMFD r1!, {r2-r5} ; pop thread stack
  143. MSR psplim, r4 ; psplim = r4
  144. MSR control, r5 ; control = r5
  145. MOV lr, r3 ; lr = r3
  146. LDR r6, =rt_trustzone_current_context ; r6 = &rt_secure_current_context
  147. STR r2, [r6] ; *r6 = r2
  148. MOV r0, r2 ; r0 = r2
  149. ; Whether TrustZone thread stack exists
  150. CBZ r0, contex_ns_load ; if r0 == 0, goto contex_ns_load
  151. PUSH {r1, r3} ; push lr, thread_stack
  152. BL rt_trustzone_context_load ; call TrustZone load fun
  153. POP {r1, r3} ; pop lr, thread_stack
  154. MOV lr, r3 ; lr = r1
  155. TST r3, #0x40 ; if EXC_RETURN[6] is 1, TrustZone stack was used
  156. BEQ contex_ns_load ; if r1 & 0x40 == 0, goto contex_ns_load
  157. B pendsv_exit
  158. contex_ns_load
  159. LDMFD r1!, {r4 - r11} ; pop r4 - r11 register
  160. #if defined ( __ARMVFP__ )
  161. TST lr, #0x10 ; if(!EXC_RETURN[4])
  162. BNE skip_pop_fpu
  163. VLDMIA r1!, {d8 - d15} ; pop FPU register s16~s31
  164. skip_pop_fpu
  165. #endif
  166. pendsv_exit
  167. MSR psp, r1 ; update stack pointer
  168. ; restore interrupt
  169. POP {r2}
  170. MSR PRIMASK, r2
  171. BX lr
  172. ;/*
  173. ; * void rt_hw_context_switch_to(rt_uint32 to);
  174. ; * r0 --> to
  175. ; */
  176. EXPORT rt_hw_context_switch_to
  177. rt_hw_context_switch_to:
  178. LDR r1, =rt_interrupt_to_thread
  179. STR r0, [r1]
  180. #if defined ( __ARMVFP__ )
  181. ; CLEAR CONTROL.FPCA
  182. MRS r2, CONTROL ; read
  183. BIC r2, r2, #0x04 ; modify
  184. MSR CONTROL, r2 ; write-back
  185. #endif
  186. ; set from thread to 0
  187. LDR r1, =rt_interrupt_from_thread
  188. MOV r0, #0x0
  189. STR r0, [r1]
  190. ; set interrupt flag to 1
  191. LDR r1, =rt_thread_switch_interrupt_flag
  192. MOV r0, #1
  193. STR r0, [r1]
  194. ; set the PendSV and SysTick exception priority
  195. LDR r0, =NVIC_SYSPRI2
  196. LDR r1, =NVIC_PENDSV_PRI
  197. LDR.W r2, [r0,#0x00] ; read
  198. ORR r1,r1,r2 ; modify
  199. STR r1, [r0] ; write-back
  200. LDR r0, =NVIC_INT_CTRL ; trigger the PendSV exception (causes context switch)
  201. LDR r1, =NVIC_PENDSVSET
  202. STR r1, [r0]
  203. ; restore MSP
  204. LDR r0, =SCB_VTOR
  205. LDR r0, [r0]
  206. LDR r0, [r0]
  207. NOP
  208. MSR msp, r0
  209. ; enable interrupts at processor level
  210. CPSIE F
  211. CPSIE I
  212. ; never reach here!
  213. ; compatible with old version
  214. EXPORT rt_hw_interrupt_thread_switch
  215. rt_hw_interrupt_thread_switch:
  216. BX lr
  217. IMPORT rt_hw_hard_fault_exception
  218. EXPORT HardFault_Handler
  219. HardFault_Handler:
  220. ; get current context
  221. MRS r0, msp ; get fault context from handler.
  222. TST lr, #0x04 ; if(!EXC_RETURN[2])
  223. BEQ get_sp_done
  224. MRS r0, psp ; get fault context from thread.
  225. get_sp_done
  226. STMFD r0!, {r4 - r11} ; push r4 - r11 register
  227. LDR r2, =rt_trustzone_current_context ; r2 = &rt_secure_current_context
  228. LDR r2, [r2] ; r2 = *r2
  229. MOV r3, lr ; r3 = lr
  230. MRS r4, psplim ; r4 = psplim
  231. MRS r5, control ; r5 = control
  232. STMFD r0!, {r2-r5} ; push to thread stack
  233. STMFD r0!, {lr} ; push exec_return register
  234. TST lr, #0x04 ; if(!EXC_RETURN[2])
  235. BEQ update_msp
  236. MSR psp, r0 ; update stack pointer to PSP.
  237. B update_done
  238. update_msp
  239. MSR msp, r0 ; update stack pointer to MSP.
  240. update_done
  241. PUSH {lr}
  242. BL rt_hw_hard_fault_exception
  243. POP {lr}
  244. ORR lr, lr, #0x04
  245. BX lr
  246. END