cpuport.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508
  1. /*
  2. * Copyright (c) 2006-2021, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2011-10-21 Bernard the first version.
  9. * 2011-10-27 aozima update for cortex-M4 FPU.
  10. * 2011-12-31 aozima fixed stack align issues.
  11. * 2012-01-01 aozima support context switch load/store FPU register.
  12. * 2012-12-11 lgnq fixed the coding style.
  13. * 2012-12-23 aozima stack addr align to 8byte.
  14. * 2012-12-29 Bernard Add exception hook.
  15. * 2013-06-23 aozima support lazy stack optimized.
  16. * 2018-07-24 aozima enhancement hard fault exception handler.
  17. * 2019-07-03 yangjie add __rt_ffs() for armclang.
  18. */
  19. #include <rtthread.h>
  20. #if /* ARMCC */ ( (defined ( __CC_ARM ) && defined ( __TARGET_FPU_VFP )) \
  21. /* Clang */ || (defined ( __clang__ ) && defined ( __VFP_FP__ ) && !defined(__SOFTFP__)) \
  22. /* IAR */ || (defined ( __ICCARM__ ) && defined ( __ARMVFP__ )) \
  23. /* GNU */ || (defined ( __GNUC__ ) && defined ( __VFP_FP__ ) && !defined(__SOFTFP__)) )
  24. #define USE_FPU 1
  25. #else
  26. #define USE_FPU 0
  27. #endif
  28. /* exception and interrupt handler table */
  29. rt_uint32_t rt_interrupt_from_thread;
  30. rt_uint32_t rt_interrupt_to_thread;
  31. rt_uint32_t rt_thread_switch_interrupt_flag;
  32. /* exception hook */
  33. static rt_err_t (*rt_exception_hook)(void *context) = RT_NULL;
  34. struct exception_stack_frame
  35. {
  36. rt_uint32_t r0;
  37. rt_uint32_t r1;
  38. rt_uint32_t r2;
  39. rt_uint32_t r3;
  40. rt_uint32_t r12;
  41. rt_uint32_t lr;
  42. rt_uint32_t pc;
  43. rt_uint32_t psr;
  44. };
  45. struct stack_frame
  46. {
  47. rt_uint32_t tz;
  48. rt_uint32_t lr;
  49. rt_uint32_t psplim;
  50. rt_uint32_t control;
  51. /* r4 ~ r11 register */
  52. rt_uint32_t r4;
  53. rt_uint32_t r5;
  54. rt_uint32_t r6;
  55. rt_uint32_t r7;
  56. rt_uint32_t r8;
  57. rt_uint32_t r9;
  58. rt_uint32_t r10;
  59. rt_uint32_t r11;
  60. struct exception_stack_frame exception_stack_frame;
  61. };
  62. struct exception_stack_frame_fpu
  63. {
  64. rt_uint32_t r0;
  65. rt_uint32_t r1;
  66. rt_uint32_t r2;
  67. rt_uint32_t r3;
  68. rt_uint32_t r12;
  69. rt_uint32_t lr;
  70. rt_uint32_t pc;
  71. rt_uint32_t psr;
  72. #if USE_FPU
  73. /* FPU register */
  74. rt_uint32_t S0;
  75. rt_uint32_t S1;
  76. rt_uint32_t S2;
  77. rt_uint32_t S3;
  78. rt_uint32_t S4;
  79. rt_uint32_t S5;
  80. rt_uint32_t S6;
  81. rt_uint32_t S7;
  82. rt_uint32_t S8;
  83. rt_uint32_t S9;
  84. rt_uint32_t S10;
  85. rt_uint32_t S11;
  86. rt_uint32_t S12;
  87. rt_uint32_t S13;
  88. rt_uint32_t S14;
  89. rt_uint32_t S15;
  90. rt_uint32_t FPSCR;
  91. rt_uint32_t NO_NAME;
  92. #endif
  93. };
  94. struct stack_frame_fpu
  95. {
  96. rt_uint32_t flag;
  97. /* r4 ~ r11 register */
  98. rt_uint32_t r4;
  99. rt_uint32_t r5;
  100. rt_uint32_t r6;
  101. rt_uint32_t r7;
  102. rt_uint32_t r8;
  103. rt_uint32_t r9;
  104. rt_uint32_t r10;
  105. rt_uint32_t r11;
  106. #if USE_FPU
  107. /* FPU register s16 ~ s31 */
  108. rt_uint32_t s16;
  109. rt_uint32_t s17;
  110. rt_uint32_t s18;
  111. rt_uint32_t s19;
  112. rt_uint32_t s20;
  113. rt_uint32_t s21;
  114. rt_uint32_t s22;
  115. rt_uint32_t s23;
  116. rt_uint32_t s24;
  117. rt_uint32_t s25;
  118. rt_uint32_t s26;
  119. rt_uint32_t s27;
  120. rt_uint32_t s28;
  121. rt_uint32_t s29;
  122. rt_uint32_t s30;
  123. rt_uint32_t s31;
  124. #endif
  125. struct exception_stack_frame_fpu exception_stack_frame;
  126. };
  127. rt_uint8_t *rt_hw_stack_init(void *tentry,
  128. void *parameter,
  129. rt_uint8_t *stack_addr,
  130. void *texit)
  131. {
  132. struct stack_frame *stack_frame;
  133. rt_uint8_t *stk;
  134. unsigned long i;
  135. stk = stack_addr + sizeof(rt_uint32_t);
  136. stk = (rt_uint8_t *)RT_ALIGN_DOWN((rt_uint32_t)stk, 8);
  137. stk -= sizeof(struct stack_frame);
  138. stack_frame = (struct stack_frame *)stk;
  139. /* init all register */
  140. for (i = 0; i < sizeof(struct stack_frame) / sizeof(rt_uint32_t); i ++)
  141. {
  142. ((rt_uint32_t *)stack_frame)[i] = 0xdeadbeef;
  143. }
  144. stack_frame->exception_stack_frame.r0 = (unsigned long)parameter; /* r0 : argument */
  145. stack_frame->exception_stack_frame.r1 = 0; /* r1 */
  146. stack_frame->exception_stack_frame.r2 = 0; /* r2 */
  147. stack_frame->exception_stack_frame.r3 = 0; /* r3 */
  148. stack_frame->exception_stack_frame.r12 = 0; /* r12 */
  149. stack_frame->exception_stack_frame.lr = (unsigned long)texit; /* lr */
  150. stack_frame->exception_stack_frame.pc = (unsigned long)tentry; /* entry point, pc */
  151. stack_frame->exception_stack_frame.psr = 0x01000000L; /* PSR */
  152. stack_frame->tz = 0x00;
  153. stack_frame->lr = 0xFFFFFFBC;
  154. stack_frame->psplim = 0x00;
  155. stack_frame->control = 0x00;
  156. /* return task's current stack address */
  157. return stk;
  158. }
  159. /**
  160. * This function set the hook, which is invoked on fault exception handling.
  161. *
  162. * @param exception_handle the exception handling hook function.
  163. */
  164. void rt_hw_exception_install(rt_err_t (*exception_handle)(void *context))
  165. {
  166. rt_exception_hook = exception_handle;
  167. }
  168. #define SCB_CFSR (*(volatile const unsigned *)0xE000ED28) /* Configurable Fault Status Register */
  169. #define SCB_HFSR (*(volatile const unsigned *)0xE000ED2C) /* HardFault Status Register */
  170. #define SCB_MMAR (*(volatile const unsigned *)0xE000ED34) /* MemManage Fault Address register */
  171. #define SCB_BFAR (*(volatile const unsigned *)0xE000ED38) /* Bus Fault Address Register */
  172. #define SCB_AIRCR (*(volatile unsigned long *)0xE000ED0C) /* Reset control Address Register */
  173. #define SCB_RESET_VALUE 0x05FA0004 /* Reset value, write to SCB_AIRCR can reset cpu */
  174. #define SCB_CFSR_MFSR (*(volatile const unsigned char*)0xE000ED28) /* Memory-management Fault Status Register */
  175. #define SCB_CFSR_BFSR (*(volatile const unsigned char*)0xE000ED29) /* Bus Fault Status Register */
  176. #define SCB_CFSR_UFSR (*(volatile const unsigned short*)0xE000ED2A) /* Usage Fault Status Register */
  177. #ifdef RT_USING_FINSH
  178. static void usage_fault_track(void)
  179. {
  180. rt_kprintf("usage fault:\n");
  181. rt_kprintf("SCB_CFSR_UFSR:0x%02X ", SCB_CFSR_UFSR);
  182. if(SCB_CFSR_UFSR & (1<<0))
  183. {
  184. /* [0]:UNDEFINSTR */
  185. rt_kprintf("UNDEFINSTR ");
  186. }
  187. if(SCB_CFSR_UFSR & (1<<1))
  188. {
  189. /* [1]:INVSTATE */
  190. rt_kprintf("INVSTATE ");
  191. }
  192. if(SCB_CFSR_UFSR & (1<<2))
  193. {
  194. /* [2]:INVPC */
  195. rt_kprintf("INVPC ");
  196. }
  197. if(SCB_CFSR_UFSR & (1<<3))
  198. {
  199. /* [3]:NOCP */
  200. rt_kprintf("NOCP ");
  201. }
  202. if(SCB_CFSR_UFSR & (1<<8))
  203. {
  204. /* [8]:UNALIGNED */
  205. rt_kprintf("UNALIGNED ");
  206. }
  207. if(SCB_CFSR_UFSR & (1<<9))
  208. {
  209. /* [9]:DIVBYZERO */
  210. rt_kprintf("DIVBYZERO ");
  211. }
  212. rt_kprintf("\n");
  213. }
  214. static void bus_fault_track(void)
  215. {
  216. rt_kprintf("bus fault:\n");
  217. rt_kprintf("SCB_CFSR_BFSR:0x%02X ", SCB_CFSR_BFSR);
  218. if(SCB_CFSR_BFSR & (1<<0))
  219. {
  220. /* [0]:IBUSERR */
  221. rt_kprintf("IBUSERR ");
  222. }
  223. if(SCB_CFSR_BFSR & (1<<1))
  224. {
  225. /* [1]:PRECISERR */
  226. rt_kprintf("PRECISERR ");
  227. }
  228. if(SCB_CFSR_BFSR & (1<<2))
  229. {
  230. /* [2]:IMPRECISERR */
  231. rt_kprintf("IMPRECISERR ");
  232. }
  233. if(SCB_CFSR_BFSR & (1<<3))
  234. {
  235. /* [3]:UNSTKERR */
  236. rt_kprintf("UNSTKERR ");
  237. }
  238. if(SCB_CFSR_BFSR & (1<<4))
  239. {
  240. /* [4]:STKERR */
  241. rt_kprintf("STKERR ");
  242. }
  243. if(SCB_CFSR_BFSR & (1<<7))
  244. {
  245. rt_kprintf("SCB->BFAR:%08X\n", SCB_BFAR);
  246. }
  247. else
  248. {
  249. rt_kprintf("\n");
  250. }
  251. }
  252. static void mem_manage_fault_track(void)
  253. {
  254. rt_kprintf("mem manage fault:\n");
  255. rt_kprintf("SCB_CFSR_MFSR:0x%02X ", SCB_CFSR_MFSR);
  256. if(SCB_CFSR_MFSR & (1<<0))
  257. {
  258. /* [0]:IACCVIOL */
  259. rt_kprintf("IACCVIOL ");
  260. }
  261. if(SCB_CFSR_MFSR & (1<<1))
  262. {
  263. /* [1]:DACCVIOL */
  264. rt_kprintf("DACCVIOL ");
  265. }
  266. if(SCB_CFSR_MFSR & (1<<3))
  267. {
  268. /* [3]:MUNSTKERR */
  269. rt_kprintf("MUNSTKERR ");
  270. }
  271. if(SCB_CFSR_MFSR & (1<<4))
  272. {
  273. /* [4]:MSTKERR */
  274. rt_kprintf("MSTKERR ");
  275. }
  276. if(SCB_CFSR_MFSR & (1<<7))
  277. {
  278. /* [7]:MMARVALID */
  279. rt_kprintf("SCB->MMAR:%08X\n", SCB_MMAR);
  280. }
  281. else
  282. {
  283. rt_kprintf("\n");
  284. }
  285. }
  286. static void hard_fault_track(void)
  287. {
  288. if(SCB_HFSR & (1UL<<1))
  289. {
  290. /* [1]:VECTBL, Indicates hard fault is caused by failed vector fetch. */
  291. rt_kprintf("failed vector fetch\n");
  292. }
  293. if(SCB_HFSR & (1UL<<30))
  294. {
  295. /* [30]:FORCED, Indicates hard fault is taken because of bus fault,
  296. memory management fault, or usage fault. */
  297. if(SCB_CFSR_BFSR)
  298. {
  299. bus_fault_track();
  300. }
  301. if(SCB_CFSR_MFSR)
  302. {
  303. mem_manage_fault_track();
  304. }
  305. if(SCB_CFSR_UFSR)
  306. {
  307. usage_fault_track();
  308. }
  309. }
  310. if(SCB_HFSR & (1UL<<31))
  311. {
  312. /* [31]:DEBUGEVT, Indicates hard fault is triggered by debug event. */
  313. rt_kprintf("debug event\n");
  314. }
  315. }
  316. #endif /* RT_USING_FINSH */
  317. struct exception_info
  318. {
  319. rt_uint32_t exc_return;
  320. struct stack_frame stack_frame;
  321. };
  322. void rt_hw_hard_fault_exception(struct exception_info *exception_info)
  323. {
  324. #if defined(RT_USING_FINSH) && defined(MSH_USING_BUILT_IN_COMMANDS)
  325. extern long list_thread(void);
  326. #endif
  327. struct exception_stack_frame *exception_stack = &exception_info->stack_frame.exception_stack_frame;
  328. struct stack_frame *context = &exception_info->stack_frame;
  329. if (rt_exception_hook != RT_NULL)
  330. {
  331. rt_err_t result;
  332. result = rt_exception_hook(exception_stack);
  333. if (result == RT_EOK) return;
  334. }
  335. rt_kprintf("psr: 0x%08x\n", context->exception_stack_frame.psr);
  336. rt_kprintf("r00: 0x%08x\n", context->exception_stack_frame.r0);
  337. rt_kprintf("r01: 0x%08x\n", context->exception_stack_frame.r1);
  338. rt_kprintf("r02: 0x%08x\n", context->exception_stack_frame.r2);
  339. rt_kprintf("r03: 0x%08x\n", context->exception_stack_frame.r3);
  340. rt_kprintf("r04: 0x%08x\n", context->r4);
  341. rt_kprintf("r05: 0x%08x\n", context->r5);
  342. rt_kprintf("r06: 0x%08x\n", context->r6);
  343. rt_kprintf("r07: 0x%08x\n", context->r7);
  344. rt_kprintf("r08: 0x%08x\n", context->r8);
  345. rt_kprintf("r09: 0x%08x\n", context->r9);
  346. rt_kprintf("r10: 0x%08x\n", context->r10);
  347. rt_kprintf("r11: 0x%08x\n", context->r11);
  348. rt_kprintf("r12: 0x%08x\n", context->exception_stack_frame.r12);
  349. rt_kprintf(" lr: 0x%08x\n", context->exception_stack_frame.lr);
  350. rt_kprintf(" pc: 0x%08x\n", context->exception_stack_frame.pc);
  351. if (exception_info->exc_return & (1 << 2))
  352. {
  353. rt_kprintf("hard fault on thread: %s\r\n\r\n", rt_thread_self()->name);
  354. #if defined(RT_USING_FINSH) && defined(MSH_USING_BUILT_IN_COMMANDS)
  355. list_thread();
  356. #endif
  357. }
  358. else
  359. {
  360. rt_kprintf("hard fault on handler\r\n\r\n");
  361. }
  362. if ( (exception_info->exc_return & 0x10) == 0)
  363. {
  364. rt_kprintf("FPU active!\r\n");
  365. }
  366. #ifdef RT_USING_FINSH
  367. hard_fault_track();
  368. #endif /* RT_USING_FINSH */
  369. while (1);
  370. }
  371. /**
  372. * shutdown CPU
  373. */
  374. RT_WEAK void rt_hw_cpu_shutdown(void)
  375. {
  376. rt_kprintf("shutdown...\n");
  377. RT_ASSERT(0);
  378. }
  379. /**
  380. * reset CPU
  381. */
  382. RT_WEAK void rt_hw_cpu_reset(void)
  383. {
  384. SCB_AIRCR = SCB_RESET_VALUE;
  385. }
  386. #ifdef RT_USING_CPU_FFS
  387. /**
  388. * This function finds the first bit set (beginning with the least significant bit)
  389. * in value and return the index of that bit.
  390. *
  391. * Bits are numbered starting at 1 (the least significant bit). A return value of
  392. * zero from any of these functions means that the argument was zero.
  393. *
  394. * @return return the index of the first bit set. If value is 0, then this function
  395. * shall return 0.
  396. */
  397. #if defined(__CC_ARM)
  398. __asm int __rt_ffs(int value)
  399. {
  400. CMP r0, #0x00
  401. BEQ exit
  402. RBIT r0, r0
  403. CLZ r0, r0
  404. ADDS r0, r0, #0x01
  405. exit
  406. BX lr
  407. }
  408. #elif defined(__clang__)
  409. int __rt_ffs(int value)
  410. {
  411. if (value == 0) return value;
  412. __asm volatile(
  413. "RBIT r0, r0 \n"
  414. "CLZ r0, r0 \n"
  415. "ADDS r0, r0, #0x01 \n"
  416. : "=r"(value)
  417. : "r"(value)
  418. );
  419. return value;
  420. }
  421. #elif defined(__IAR_SYSTEMS_ICC__)
  422. int __rt_ffs(int value)
  423. {
  424. if (value == 0) return value;
  425. asm("RBIT %0, %1" : "=r"(value) : "r"(value));
  426. asm("CLZ %0, %1" : "=r"(value) : "r"(value));
  427. asm("ADDS %0, %1, #0x01" : "=r"(value) : "r"(value));
  428. return value;
  429. }
  430. #elif defined(__GNUC__)
  431. int __rt_ffs(int value)
  432. {
  433. return __builtin_ffs(value);
  434. }
  435. #endif
  436. #endif