context_iar.S 6.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253
  1. ;/*
  2. ; * Copyright (c) 2006-2018, RT-Thread Development Team
  3. ; *
  4. ; * SPDX-License-Identifier: Apache-2.0
  5. ; *
  6. ; * Change Logs:
  7. ; * Date Author Notes
  8. ; * 2009-01-17 Bernard first version
  9. ; * 2009-09-27 Bernard add protect when contex switch occurs
  10. ; * 2012-01-01 aozima support context switch load/store FPU register.
  11. ; * 2013-06-18 aozima add restore MSP feature.
  12. ; * 2013-06-23 aozima support lazy stack optimized.
  13. ; * 2018-07-24 aozima enhancement hard fault exception handler.
  14. ; */
  15. ;/**
  16. ; * @addtogroup cortex-m4
  17. ; */
  18. ;/*@{*/
  19. SCB_VTOR EQU 0xE000ED08 ; Vector Table Offset Register
  20. NVIC_INT_CTRL EQU 0xE000ED04 ; interrupt control state register
  21. NVIC_SYSPRI2 EQU 0xE000ED20 ; system priority register (2)
  22. NVIC_PENDSV_PRI EQU 0xFFFF0000 ; PendSV and SysTick priority value (lowest)
  23. NVIC_PENDSVSET EQU 0x10000000 ; value to trigger PendSV exception
  24. SECTION .text:CODE(2)
  25. THUMB
  26. REQUIRE8
  27. PRESERVE8
  28. IMPORT rt_thread_switch_interrupt_flag
  29. IMPORT rt_interrupt_from_thread
  30. IMPORT rt_interrupt_to_thread
  31. ;/*
  32. ; * rt_base_t rt_hw_interrupt_disable();
  33. ; */
  34. EXPORT rt_hw_interrupt_disable
  35. rt_hw_interrupt_disable:
  36. MRS r0, PRIMASK
  37. CPSID I
  38. BX LR
  39. ;/*
  40. ; * void rt_hw_interrupt_enable(rt_base_t level);
  41. ; */
  42. EXPORT rt_hw_interrupt_enable
  43. rt_hw_interrupt_enable:
  44. MSR PRIMASK, r0
  45. BX LR
  46. ;/*
  47. ; * void rt_hw_context_switch(rt_uint32 from, rt_uint32 to);
  48. ; * r0 --> from
  49. ; * r1 --> to
  50. ; */
  51. EXPORT rt_hw_context_switch_interrupt
  52. EXPORT rt_hw_context_switch
  53. rt_hw_context_switch_interrupt:
  54. rt_hw_context_switch:
  55. ; set rt_thread_switch_interrupt_flag to 1
  56. LDR r2, =rt_thread_switch_interrupt_flag
  57. LDR r3, [r2]
  58. CMP r3, #1
  59. BEQ _reswitch
  60. MOV r3, #1
  61. STR r3, [r2]
  62. LDR r2, =rt_interrupt_from_thread ; set rt_interrupt_from_thread
  63. STR r0, [r2]
  64. _reswitch
  65. LDR r2, =rt_interrupt_to_thread ; set rt_interrupt_to_thread
  66. STR r1, [r2]
  67. LDR r0, =NVIC_INT_CTRL ; trigger the PendSV exception (causes context switch)
  68. LDR r1, =NVIC_PENDSVSET
  69. STR r1, [r0]
  70. BX LR
  71. ; r0 --> switch from thread stack
  72. ; r1 --> switch to thread stack
  73. ; psr, pc, lr, r12, r3, r2, r1, r0 are pushed into [from] stack
  74. EXPORT PendSV_Handler
  75. PendSV_Handler:
  76. ; disable interrupt to protect context switch
  77. MRS r2, PRIMASK
  78. CPSID I
  79. ; get rt_thread_switch_interrupt_flag
  80. LDR r0, =rt_thread_switch_interrupt_flag
  81. LDR r1, [r0]
  82. CBZ r1, pendsv_exit ; pendsv already handled
  83. ; clear rt_thread_switch_interrupt_flag to 0
  84. MOV r1, #0x00
  85. STR r1, [r0]
  86. LDR r0, =rt_interrupt_from_thread
  87. LDR r1, [r0]
  88. CBZ r1, switch_to_thread ; skip register save at the first time
  89. MRS r1, psp ; get from thread stack pointer
  90. #if defined ( __ARMVFP__ )
  91. TST lr, #0x10 ; if(!EXC_RETURN[4])
  92. BNE skip_push_fpu
  93. VSTMDB r1!, {d8 - d15} ; push FPU register s16~s31
  94. skip_push_fpu
  95. #endif
  96. STMFD r1!, {r4 - r11} ; push r4 - r11 register
  97. #if defined ( __ARMVFP__ )
  98. MOV r4, #0x00 ; flag = 0
  99. TST lr, #0x10 ; if(!EXC_RETURN[4])
  100. BNE push_flag
  101. MOV r4, #0x01 ; flag = 1
  102. push_flag
  103. ;STMFD r1!, {r4} ; push flag
  104. SUB r1, r1, #0x04
  105. STR r4, [r1]
  106. #endif
  107. LDR r0, [r0]
  108. STR r1, [r0] ; update from thread stack pointer
  109. switch_to_thread
  110. LDR r1, =rt_interrupt_to_thread
  111. LDR r1, [r1]
  112. LDR r1, [r1] ; load thread stack pointer
  113. #if defined ( __ARMVFP__ )
  114. LDMFD r1!, {r3} ; pop flag
  115. #endif
  116. LDMFD r1!, {r4 - r11} ; pop r4 - r11 register
  117. #if defined ( __ARMVFP__ )
  118. CBZ r3, skip_pop_fpu
  119. VLDMIA r1!, {d8 - d15} ; pop FPU register s16~s31
  120. skip_pop_fpu
  121. #endif
  122. MSR psp, r1 ; update stack pointer
  123. #if defined ( __ARMVFP__ )
  124. ORR lr, lr, #0x10 ; lr |= (1 << 4), clean FPCA.
  125. CBZ r3, return_without_fpu ; if(flag_r3 != 0)
  126. BIC lr, lr, #0x10 ; lr &= ~(1 << 4), set FPCA.
  127. return_without_fpu
  128. #endif
  129. pendsv_exit
  130. ; restore interrupt
  131. MSR PRIMASK, r2
  132. ORR lr, lr, #0x04
  133. BX lr
  134. ;/*
  135. ; * void rt_hw_context_switch_to(rt_uint32 to);
  136. ; * r0 --> to
  137. ; */
  138. EXPORT rt_hw_context_switch_to
  139. rt_hw_context_switch_to:
  140. LDR r1, =rt_interrupt_to_thread
  141. STR r0, [r1]
  142. #if defined ( __ARMVFP__ )
  143. ; CLEAR CONTROL.FPCA
  144. MRS r2, CONTROL ; read
  145. BIC r2, r2, #0x04 ; modify
  146. MSR CONTROL, r2 ; write-back
  147. #endif
  148. ; set from thread to 0
  149. LDR r1, =rt_interrupt_from_thread
  150. MOV r0, #0x0
  151. STR r0, [r1]
  152. ; set interrupt flag to 1
  153. LDR r1, =rt_thread_switch_interrupt_flag
  154. MOV r0, #1
  155. STR r0, [r1]
  156. ; set the PendSV and SysTick exception priority
  157. LDR r0, =NVIC_SYSPRI2
  158. LDR r1, =NVIC_PENDSV_PRI
  159. LDR.W r2, [r0,#0x00] ; read
  160. ORR r1,r1,r2 ; modify
  161. STR r1, [r0] ; write-back
  162. LDR r0, =NVIC_INT_CTRL ; trigger the PendSV exception (causes context switch)
  163. LDR r1, =NVIC_PENDSVSET
  164. STR r1, [r0]
  165. ; restore MSP
  166. LDR r0, =SCB_VTOR
  167. LDR r0, [r0]
  168. LDR r0, [r0]
  169. NOP
  170. MSR msp, r0
  171. ; enable interrupts at processor level
  172. CPSIE F
  173. CPSIE I
  174. ; never reach here!
  175. ; compatible with old version
  176. EXPORT rt_hw_interrupt_thread_switch
  177. rt_hw_interrupt_thread_switch:
  178. BX lr
  179. IMPORT rt_hw_hard_fault_exception
  180. EXPORT HardFault_Handler
  181. HardFault_Handler:
  182. ; get current context
  183. MRS r0, msp ; get fault context from handler.
  184. TST lr, #0x04 ; if(!EXC_RETURN[2])
  185. BEQ _get_sp_done
  186. MRS r0, psp ; get fault context from thread.
  187. _get_sp_done
  188. STMFD r0!, {r4 - r11} ; push r4 - r11 register
  189. ;STMFD r0!, {lr} ; push exec_return register
  190. #if defined ( __ARMVFP__ )
  191. SUB r0, r0, #0x04 ; push dummy for flag
  192. STR lr, [r0]
  193. #endif
  194. SUB r0, r0, #0x04
  195. STR lr, [r0]
  196. TST lr, #0x04 ; if(!EXC_RETURN[2])
  197. BEQ _update_msp
  198. MSR psp, r0 ; update stack pointer to PSP.
  199. B _update_done
  200. _update_msp
  201. MSR msp, r0 ; update stack pointer to MSP.
  202. _update_done
  203. PUSH {lr}
  204. BL rt_hw_hard_fault_exception
  205. POP {lr}
  206. ORR lr, lr, #0x04
  207. BX lr
  208. END