cpuport.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508
  1. /*
  2. * Copyright (c) 2006-2021, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2011-10-21 Bernard the first version.
  9. * 2011-10-27 aozima update for cortex-M4 FPU.
  10. * 2011-12-31 aozima fixed stack align issues.
  11. * 2012-01-01 aozima support context switch load/store FPU register.
  12. * 2012-12-11 lgnq fixed the coding style.
  13. * 2012-12-23 aozima stack addr align to 8byte.
  14. * 2012-12-29 Bernard Add exception hook.
  15. * 2013-06-23 aozima support lazy stack optimized.
  16. * 2018-07-24 aozima enhancement hard fault exception handler.
  17. * 2019-07-03 yangjie add __rt_ffs() for armclang.
  18. */
  19. #include <rtthread.h>
  20. #if /* ARMCC */ ( (defined ( __CC_ARM ) && defined ( __TARGET_FPU_VFP )) \
  21. /* Clang */ || (defined ( __clang__ ) && defined ( __VFP_FP__ ) && !defined(__SOFTFP__)) \
  22. /* IAR */ || (defined ( __ICCARM__ ) && defined ( __ARMVFP__ )) \
  23. /* GNU */ || (defined ( __GNUC__ ) && defined ( __VFP_FP__ ) && !defined(__SOFTFP__)) )
  24. #define USE_FPU 1
  25. #else
  26. #define USE_FPU 0
  27. #endif
  28. /* exception and interrupt handler table */
  29. rt_uint32_t rt_interrupt_from_thread;
  30. rt_uint32_t rt_interrupt_to_thread;
  31. rt_uint32_t rt_thread_switch_interrupt_flag;
  32. /* exception hook */
  33. static rt_err_t (*rt_exception_hook)(void *context) = RT_NULL;
  34. struct exception_stack_frame
  35. {
  36. rt_uint32_t r0;
  37. rt_uint32_t r1;
  38. rt_uint32_t r2;
  39. rt_uint32_t r3;
  40. rt_uint32_t r12;
  41. rt_uint32_t lr;
  42. rt_uint32_t pc;
  43. rt_uint32_t psr;
  44. };
  45. struct stack_frame
  46. {
  47. #if USE_FPU
  48. rt_uint32_t flag;
  49. #endif /* USE_FPU */
  50. /* r4 ~ r11 register */
  51. rt_uint32_t r4;
  52. rt_uint32_t r5;
  53. rt_uint32_t r6;
  54. rt_uint32_t r7;
  55. rt_uint32_t r8;
  56. rt_uint32_t r9;
  57. rt_uint32_t r10;
  58. rt_uint32_t r11;
  59. struct exception_stack_frame exception_stack_frame;
  60. };
  61. struct exception_stack_frame_fpu
  62. {
  63. rt_uint32_t r0;
  64. rt_uint32_t r1;
  65. rt_uint32_t r2;
  66. rt_uint32_t r3;
  67. rt_uint32_t r12;
  68. rt_uint32_t lr;
  69. rt_uint32_t pc;
  70. rt_uint32_t psr;
  71. #if USE_FPU
  72. /* FPU register */
  73. rt_uint32_t S0;
  74. rt_uint32_t S1;
  75. rt_uint32_t S2;
  76. rt_uint32_t S3;
  77. rt_uint32_t S4;
  78. rt_uint32_t S5;
  79. rt_uint32_t S6;
  80. rt_uint32_t S7;
  81. rt_uint32_t S8;
  82. rt_uint32_t S9;
  83. rt_uint32_t S10;
  84. rt_uint32_t S11;
  85. rt_uint32_t S12;
  86. rt_uint32_t S13;
  87. rt_uint32_t S14;
  88. rt_uint32_t S15;
  89. rt_uint32_t FPSCR;
  90. rt_uint32_t NO_NAME;
  91. #endif
  92. };
  93. struct stack_frame_fpu
  94. {
  95. rt_uint32_t flag;
  96. /* r4 ~ r11 register */
  97. rt_uint32_t r4;
  98. rt_uint32_t r5;
  99. rt_uint32_t r6;
  100. rt_uint32_t r7;
  101. rt_uint32_t r8;
  102. rt_uint32_t r9;
  103. rt_uint32_t r10;
  104. rt_uint32_t r11;
  105. #if USE_FPU
  106. /* FPU register s16 ~ s31 */
  107. rt_uint32_t s16;
  108. rt_uint32_t s17;
  109. rt_uint32_t s18;
  110. rt_uint32_t s19;
  111. rt_uint32_t s20;
  112. rt_uint32_t s21;
  113. rt_uint32_t s22;
  114. rt_uint32_t s23;
  115. rt_uint32_t s24;
  116. rt_uint32_t s25;
  117. rt_uint32_t s26;
  118. rt_uint32_t s27;
  119. rt_uint32_t s28;
  120. rt_uint32_t s29;
  121. rt_uint32_t s30;
  122. rt_uint32_t s31;
  123. #endif
  124. struct exception_stack_frame_fpu exception_stack_frame;
  125. };
  126. rt_uint8_t *rt_hw_stack_init(void *tentry,
  127. void *parameter,
  128. rt_uint8_t *stack_addr,
  129. void *texit)
  130. {
  131. struct stack_frame *stack_frame;
  132. rt_uint8_t *stk;
  133. unsigned long i;
  134. stk = stack_addr + sizeof(rt_uint32_t);
  135. stk = (rt_uint8_t *)RT_ALIGN_DOWN((rt_uint32_t)stk, 8);
  136. stk -= sizeof(struct stack_frame);
  137. stack_frame = (struct stack_frame *)stk;
  138. /* init all register */
  139. for (i = 0; i < sizeof(struct stack_frame) / sizeof(rt_uint32_t); i ++)
  140. {
  141. ((rt_uint32_t *)stack_frame)[i] = 0xdeadbeef;
  142. }
  143. stack_frame->exception_stack_frame.r0 = (unsigned long)parameter; /* r0 : argument */
  144. stack_frame->exception_stack_frame.r1 = 0; /* r1 */
  145. stack_frame->exception_stack_frame.r2 = 0; /* r2 */
  146. stack_frame->exception_stack_frame.r3 = 0; /* r3 */
  147. stack_frame->exception_stack_frame.r12 = 0; /* r12 */
  148. stack_frame->exception_stack_frame.lr = (unsigned long)texit; /* lr */
  149. stack_frame->exception_stack_frame.pc = (unsigned long)tentry; /* entry point, pc */
  150. stack_frame->exception_stack_frame.psr = 0x01000000L; /* PSR */
  151. #if USE_FPU
  152. stack_frame->flag = 0;
  153. #endif /* USE_FPU */
  154. /* return task's current stack address */
  155. return stk;
  156. }
  157. /**
  158. * This function set the hook, which is invoked on fault exception handling.
  159. *
  160. * @param exception_handle the exception handling hook function.
  161. */
  162. void rt_hw_exception_install(rt_err_t (*exception_handle)(void *context))
  163. {
  164. rt_exception_hook = exception_handle;
  165. }
  166. #define SCB_CFSR (*(volatile const unsigned *)0xE000ED28) /* Configurable Fault Status Register */
  167. #define SCB_HFSR (*(volatile const unsigned *)0xE000ED2C) /* HardFault Status Register */
  168. #define SCB_MMAR (*(volatile const unsigned *)0xE000ED34) /* MemManage Fault Address register */
  169. #define SCB_BFAR (*(volatile const unsigned *)0xE000ED38) /* Bus Fault Address Register */
  170. #define SCB_AIRCR (*(volatile unsigned long *)0xE000ED0C) /* Reset control Address Register */
  171. #define SCB_RESET_VALUE 0x05FA0004 /* Reset value, write to SCB_AIRCR can reset cpu */
  172. #define SCB_CFSR_MFSR (*(volatile const unsigned char*)0xE000ED28) /* Memory-management Fault Status Register */
  173. #define SCB_CFSR_BFSR (*(volatile const unsigned char*)0xE000ED29) /* Bus Fault Status Register */
  174. #define SCB_CFSR_UFSR (*(volatile const unsigned short*)0xE000ED2A) /* Usage Fault Status Register */
  175. #ifdef RT_USING_FINSH
  176. static void usage_fault_track(void)
  177. {
  178. rt_kprintf("usage fault:\n");
  179. rt_kprintf("SCB_CFSR_UFSR:0x%02X ", SCB_CFSR_UFSR);
  180. if(SCB_CFSR_UFSR & (1<<0))
  181. {
  182. /* [0]:UNDEFINSTR */
  183. rt_kprintf("UNDEFINSTR ");
  184. }
  185. if(SCB_CFSR_UFSR & (1<<1))
  186. {
  187. /* [1]:INVSTATE */
  188. rt_kprintf("INVSTATE ");
  189. }
  190. if(SCB_CFSR_UFSR & (1<<2))
  191. {
  192. /* [2]:INVPC */
  193. rt_kprintf("INVPC ");
  194. }
  195. if(SCB_CFSR_UFSR & (1<<3))
  196. {
  197. /* [3]:NOCP */
  198. rt_kprintf("NOCP ");
  199. }
  200. if(SCB_CFSR_UFSR & (1<<8))
  201. {
  202. /* [8]:UNALIGNED */
  203. rt_kprintf("UNALIGNED ");
  204. }
  205. if(SCB_CFSR_UFSR & (1<<9))
  206. {
  207. /* [9]:DIVBYZERO */
  208. rt_kprintf("DIVBYZERO ");
  209. }
  210. rt_kprintf("\n");
  211. }
  212. static void bus_fault_track(void)
  213. {
  214. rt_kprintf("bus fault:\n");
  215. rt_kprintf("SCB_CFSR_BFSR:0x%02X ", SCB_CFSR_BFSR);
  216. if(SCB_CFSR_BFSR & (1<<0))
  217. {
  218. /* [0]:IBUSERR */
  219. rt_kprintf("IBUSERR ");
  220. }
  221. if(SCB_CFSR_BFSR & (1<<1))
  222. {
  223. /* [1]:PRECISERR */
  224. rt_kprintf("PRECISERR ");
  225. }
  226. if(SCB_CFSR_BFSR & (1<<2))
  227. {
  228. /* [2]:IMPRECISERR */
  229. rt_kprintf("IMPRECISERR ");
  230. }
  231. if(SCB_CFSR_BFSR & (1<<3))
  232. {
  233. /* [3]:UNSTKERR */
  234. rt_kprintf("UNSTKERR ");
  235. }
  236. if(SCB_CFSR_BFSR & (1<<4))
  237. {
  238. /* [4]:STKERR */
  239. rt_kprintf("STKERR ");
  240. }
  241. if(SCB_CFSR_BFSR & (1<<7))
  242. {
  243. rt_kprintf("SCB->BFAR:%08X\n", SCB_BFAR);
  244. }
  245. else
  246. {
  247. rt_kprintf("\n");
  248. }
  249. }
  250. static void mem_manage_fault_track(void)
  251. {
  252. rt_kprintf("mem manage fault:\n");
  253. rt_kprintf("SCB_CFSR_MFSR:0x%02X ", SCB_CFSR_MFSR);
  254. if(SCB_CFSR_MFSR & (1<<0))
  255. {
  256. /* [0]:IACCVIOL */
  257. rt_kprintf("IACCVIOL ");
  258. }
  259. if(SCB_CFSR_MFSR & (1<<1))
  260. {
  261. /* [1]:DACCVIOL */
  262. rt_kprintf("DACCVIOL ");
  263. }
  264. if(SCB_CFSR_MFSR & (1<<3))
  265. {
  266. /* [3]:MUNSTKERR */
  267. rt_kprintf("MUNSTKERR ");
  268. }
  269. if(SCB_CFSR_MFSR & (1<<4))
  270. {
  271. /* [4]:MSTKERR */
  272. rt_kprintf("MSTKERR ");
  273. }
  274. if(SCB_CFSR_MFSR & (1<<7))
  275. {
  276. /* [7]:MMARVALID */
  277. rt_kprintf("SCB->MMAR:%08X\n", SCB_MMAR);
  278. }
  279. else
  280. {
  281. rt_kprintf("\n");
  282. }
  283. }
  284. static void hard_fault_track(void)
  285. {
  286. if(SCB_HFSR & (1UL<<1))
  287. {
  288. /* [1]:VECTBL, Indicates hard fault is caused by failed vector fetch. */
  289. rt_kprintf("failed vector fetch\n");
  290. }
  291. if(SCB_HFSR & (1UL<<30))
  292. {
  293. /* [30]:FORCED, Indicates hard fault is taken because of bus fault,
  294. memory management fault, or usage fault. */
  295. if(SCB_CFSR_BFSR)
  296. {
  297. bus_fault_track();
  298. }
  299. if(SCB_CFSR_MFSR)
  300. {
  301. mem_manage_fault_track();
  302. }
  303. if(SCB_CFSR_UFSR)
  304. {
  305. usage_fault_track();
  306. }
  307. }
  308. if(SCB_HFSR & (1UL<<31))
  309. {
  310. /* [31]:DEBUGEVT, Indicates hard fault is triggered by debug event. */
  311. rt_kprintf("debug event\n");
  312. }
  313. }
  314. #endif /* RT_USING_FINSH */
  315. struct exception_info
  316. {
  317. rt_uint32_t exc_return;
  318. struct stack_frame stack_frame;
  319. };
  320. void rt_hw_hard_fault_exception(struct exception_info *exception_info)
  321. {
  322. #if defined(RT_USING_FINSH) && defined(MSH_USING_BUILT_IN_COMMANDS)
  323. extern long list_thread(void);
  324. #endif
  325. struct exception_stack_frame *exception_stack = &exception_info->stack_frame.exception_stack_frame;
  326. struct stack_frame *context = &exception_info->stack_frame;
  327. if (rt_exception_hook != RT_NULL)
  328. {
  329. rt_err_t result;
  330. result = rt_exception_hook(exception_stack);
  331. if (result == RT_EOK) return;
  332. }
  333. rt_kprintf("psr: 0x%08x\n", context->exception_stack_frame.psr);
  334. rt_kprintf("r00: 0x%08x\n", context->exception_stack_frame.r0);
  335. rt_kprintf("r01: 0x%08x\n", context->exception_stack_frame.r1);
  336. rt_kprintf("r02: 0x%08x\n", context->exception_stack_frame.r2);
  337. rt_kprintf("r03: 0x%08x\n", context->exception_stack_frame.r3);
  338. rt_kprintf("r04: 0x%08x\n", context->r4);
  339. rt_kprintf("r05: 0x%08x\n", context->r5);
  340. rt_kprintf("r06: 0x%08x\n", context->r6);
  341. rt_kprintf("r07: 0x%08x\n", context->r7);
  342. rt_kprintf("r08: 0x%08x\n", context->r8);
  343. rt_kprintf("r09: 0x%08x\n", context->r9);
  344. rt_kprintf("r10: 0x%08x\n", context->r10);
  345. rt_kprintf("r11: 0x%08x\n", context->r11);
  346. rt_kprintf("r12: 0x%08x\n", context->exception_stack_frame.r12);
  347. rt_kprintf(" lr: 0x%08x\n", context->exception_stack_frame.lr);
  348. rt_kprintf(" pc: 0x%08x\n", context->exception_stack_frame.pc);
  349. if (exception_info->exc_return & (1 << 2))
  350. {
  351. rt_kprintf("hard fault on thread: %s\r\n\r\n", rt_thread_self()->name);
  352. #if defined(RT_USING_FINSH) && defined(MSH_USING_BUILT_IN_COMMANDS)
  353. list_thread();
  354. #endif
  355. }
  356. else
  357. {
  358. rt_kprintf("hard fault on handler\r\n\r\n");
  359. }
  360. if ( (exception_info->exc_return & 0x10) == 0)
  361. {
  362. rt_kprintf("FPU active!\r\n");
  363. }
  364. #ifdef RT_USING_FINSH
  365. hard_fault_track();
  366. #endif /* RT_USING_FINSH */
  367. while (1);
  368. }
  369. /**
  370. * shutdown CPU
  371. */
  372. RT_WEAK void rt_hw_cpu_shutdown(void)
  373. {
  374. rt_kprintf("shutdown...\n");
  375. RT_ASSERT(0);
  376. }
  377. /**
  378. * reset CPU
  379. */
  380. RT_WEAK void rt_hw_cpu_reset(void)
  381. {
  382. SCB_AIRCR = SCB_RESET_VALUE;
  383. }
  384. #ifdef RT_USING_CPU_FFS
  385. /**
  386. * This function finds the first bit set (beginning with the least significant bit)
  387. * in value and return the index of that bit.
  388. *
  389. * Bits are numbered starting at 1 (the least significant bit). A return value of
  390. * zero from any of these functions means that the argument was zero.
  391. *
  392. * @return return the index of the first bit set. If value is 0, then this function
  393. * shall return 0.
  394. */
  395. #if defined(__CC_ARM)
  396. __asm int __rt_ffs(int value)
  397. {
  398. CMP r0, #0x00
  399. BEQ exit
  400. RBIT r0, r0
  401. CLZ r0, r0
  402. ADDS r0, r0, #0x01
  403. exit
  404. BX lr
  405. }
  406. #elif defined(__clang__)
  407. int __rt_ffs(int value)
  408. {
  409. __asm volatile(
  410. "CMP r0, #0x00 \n"
  411. "BEQ 1f \n"
  412. "RBIT r0, r0 \n"
  413. "CLZ r0, r0 \n"
  414. "ADDS r0, r0, #0x01 \n"
  415. "1: \n"
  416. : "=r"(value)
  417. : "r"(value)
  418. );
  419. return value;
  420. }
  421. #elif defined(__IAR_SYSTEMS_ICC__)
  422. int __rt_ffs(int value)
  423. {
  424. if (value == 0) return value;
  425. asm("RBIT %0, %1" : "=r"(value) : "r"(value));
  426. asm("CLZ %0, %1" : "=r"(value) : "r"(value));
  427. asm("ADDS %0, %1, #0x01" : "=r"(value) : "r"(value));
  428. return value;
  429. }
  430. #elif defined(__GNUC__)
  431. int __rt_ffs(int value)
  432. {
  433. return __builtin_ffs(value);
  434. }
  435. #endif
  436. #endif