cp15_gcc.S 2.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125
  1. /*
  2. * Copyright (c) 2006-2018, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2013-07-05 Bernard the first version
  9. */
  10. .globl rt_cpu_get_smp_id
  11. rt_cpu_get_smp_id:
  12. mrc p15, #0, r0, c0, c0, #5
  13. bx lr
  14. .globl rt_cpu_vector_set_base
  15. rt_cpu_vector_set_base:
  16. mcr p15, #0, r0, c12, c0, #0
  17. dsb
  18. bx lr
  19. .globl rt_hw_cpu_dcache_enable
  20. rt_hw_cpu_dcache_enable:
  21. mrc p15, #0, r0, c1, c0, #0
  22. orr r0, r0, #0x00000004
  23. mcr p15, #0, r0, c1, c0, #0
  24. bx lr
  25. .globl rt_hw_cpu_icache_enable
  26. rt_hw_cpu_icache_enable:
  27. mrc p15, #0, r0, c1, c0, #0
  28. orr r0, r0, #0x00001000
  29. mcr p15, #0, r0, c1, c0, #0
  30. bx lr
  31. _FLD_MAX_WAY:
  32. .word 0x3ff
  33. _FLD_MAX_IDX:
  34. .word 0x7ff
  35. .globl rt_cpu_dcache_clean_flush
  36. rt_cpu_dcache_clean_flush:
  37. push {r4-r11}
  38. dmb
  39. mrc p15, #1, r0, c0, c0, #1 @ read clid register
  40. ands r3, r0, #0x7000000 @ get level of coherency
  41. mov r3, r3, lsr #23
  42. beq finished
  43. mov r10, #0
  44. loop1:
  45. add r2, r10, r10, lsr #1
  46. mov r1, r0, lsr r2
  47. and r1, r1, #7
  48. cmp r1, #2
  49. blt skip
  50. mcr p15, #2, r10, c0, c0, #0
  51. isb
  52. mrc p15, #1, r1, c0, c0, #0
  53. and r2, r1, #7
  54. add r2, r2, #4
  55. ldr r4, _FLD_MAX_WAY
  56. ands r4, r4, r1, lsr #3
  57. clz r5, r4
  58. ldr r7, _FLD_MAX_IDX
  59. ands r7, r7, r1, lsr #13
  60. loop2:
  61. mov r9, r4
  62. loop3:
  63. orr r11, r10, r9, lsl r5
  64. orr r11, r11, r7, lsl r2
  65. mcr p15, #0, r11, c7, c14, #2
  66. subs r9, r9, #1
  67. bge loop3
  68. subs r7, r7, #1
  69. bge loop2
  70. skip:
  71. add r10, r10, #2
  72. cmp r3, r10
  73. bgt loop1
  74. finished:
  75. dsb
  76. isb
  77. pop {r4-r11}
  78. bx lr
  79. .globl rt_hw_cpu_dcache_disable
  80. rt_hw_cpu_dcache_disable:
  81. push {r4-r11, lr}
  82. bl rt_cpu_dcache_clean_flush
  83. mrc p15, #0, r0, c1, c0, #0
  84. bic r0, r0, #0x00000004
  85. mcr p15, #0, r0, c1, c0, #0
  86. pop {r4-r11, lr}
  87. bx lr
  88. .globl rt_hw_cpu_icache_disable
  89. rt_hw_cpu_icache_disable:
  90. mrc p15, #0, r0, c1, c0, #0
  91. bic r0, r0, #0x00001000
  92. mcr p15, #0, r0, c1, c0, #0
  93. bx lr
  94. .globl rt_cpu_mmu_disable
  95. rt_cpu_mmu_disable:
  96. mcr p15, #0, r0, c8, c7, #0 @ invalidate tlb
  97. mrc p15, #0, r0, c1, c0, #0
  98. bic r0, r0, #1
  99. mcr p15, #0, r0, c1, c0, #0 @ clear mmu bit
  100. dsb
  101. bx lr
  102. .globl rt_cpu_mmu_enable
  103. rt_cpu_mmu_enable:
  104. mrc p15, #0, r0, c1, c0, #0
  105. orr r0, r0, #0x001
  106. mcr p15, #0, r0, c1, c0, #0 @ set mmu enable bit
  107. dsb
  108. bx lr
  109. .globl rt_cpu_tlb_set
  110. rt_cpu_tlb_set:
  111. mcr p15, #0, r0, c2, c0, #0
  112. dmb
  113. bx lr