system_clock.c 2.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104
  1. /*
  2. * Copyright (c) 2006-2021, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2008-04-25 Yi.qiu first version
  9. */
  10. #include <rtthread.h>
  11. #include "s3c24x0.h"
  12. #define CONFIG_SYS_CLK_FREQ 12000000 // Fin = 12.00MHz
  13. #if CONFIG_SYS_CLK_FREQ == 12000000
  14. /* MPLL=2*12*100/6=400MHz */
  15. #define MPL_MIDV 92 /* m=MPL_MDIV+8=100 */
  16. #define MPL_PDIV 4 /* p=MPL_PDIV+2=6 */
  17. #define MPL_SDIV 0 /* s=MPL_SDIV=0 */
  18. /* UPLL=12*64/8=96MHz */
  19. #define UPL_MDIV 56 /* m=UPL_MDIV+8=64 */
  20. #define UPL_PDIV 2 /* p=UPL_PDIV+2=4 */
  21. #define UPL_SDIV 1 /* s=UPL_SDIV=1 */
  22. /* System clock divider FCLK:HCLK:PCLK=1:4:8 */
  23. #define DIVN_UPLL 0x1 /* UCLK = UPLL clock / 2 */
  24. #define HDIVN 0x2 /* HCLK = FCLK / 4 */
  25. #define PDIVN 0x1 /* PCLK = HCLK / 2 */
  26. #endif
  27. rt_uint32_t PCLK;
  28. rt_uint32_t FCLK;
  29. rt_uint32_t HCLK;
  30. rt_uint32_t UCLK;
  31. void rt_hw_get_clock(void)
  32. {
  33. rt_uint32_t val;
  34. rt_uint8_t m, p, s;
  35. val = MPLLCON;
  36. m = (val>>12)&0xff;
  37. p = (val>>4)&0x3f;
  38. s = val&3;
  39. FCLK = ((m+8)*(CONFIG_SYS_CLK_FREQ/100)*2)/((p+2)*(1<<s))*100;
  40. val = CLKDIVN;
  41. m = (val>>1)&3;
  42. p = val&1;
  43. switch (m) {
  44. case 0:
  45. HCLK = FCLK;
  46. break;
  47. case 1:
  48. HCLK = FCLK>>1;
  49. break;
  50. case 2:
  51. if(s&2)
  52. HCLK = FCLK>>3;
  53. else
  54. HCLK = FCLK>>2;
  55. break;
  56. case 3:
  57. if(s&1)
  58. HCLK = FCLK/6;
  59. else
  60. HCLK = FCLK/3;
  61. break;
  62. }
  63. if(p)
  64. PCLK = HCLK>>1;
  65. else
  66. PCLK = HCLK;
  67. }
  68. void rt_hw_set_mpll_clock(rt_uint8_t sdiv, rt_uint8_t pdiv, rt_uint8_t mdiv)
  69. {
  70. MPLLCON = sdiv | (pdiv<<4) | (mdiv<<12);
  71. }
  72. void rt_hw_set_upll_clock(rt_uint8_t sdiv, rt_uint8_t pdiv, rt_uint8_t mdiv)
  73. {
  74. UPLLCON = (mdiv<<12) | (pdiv<<4) | sdiv;
  75. }
  76. void rt_hw_set_divider(rt_uint8_t hdivn, rt_uint8_t pdivn)
  77. {
  78. CLKDIVN = (hdivn<<1) | pdivn;
  79. }
  80. /**
  81. * @brief System Clock Configuration
  82. */
  83. void rt_hw_clock_init(void)
  84. {
  85. LOCKTIME = 0xFFFFFFFF;
  86. rt_hw_set_mpll_clock(MPL_SDIV, MPL_PDIV, MPL_MIDV);
  87. rt_hw_set_upll_clock(UPL_SDIV, UPL_PDIV, UPL_MDIV);
  88. rt_hw_set_divider(HDIVN, PDIVN);
  89. }