1
0

interrupt_gcc.S 3.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129
  1. /*
  2. * Copyright (c) 2006-2022, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2018/10/02 Bernard The first version
  9. */
  10. #include "cpuport.h"
  11. .section .text.entry
  12. .align 2
  13. .global trap_entry
  14. trap_entry:
  15. /* save all from thread context */
  16. addi sp, sp, -32 * REGBYTES
  17. STORE x1, 1 * REGBYTES(sp)
  18. li t0, 0x80
  19. STORE t0, 2 * REGBYTES(sp)
  20. STORE x4, 4 * REGBYTES(sp)
  21. STORE x5, 5 * REGBYTES(sp)
  22. STORE x6, 6 * REGBYTES(sp)
  23. STORE x7, 7 * REGBYTES(sp)
  24. STORE x8, 8 * REGBYTES(sp)
  25. STORE x9, 9 * REGBYTES(sp)
  26. STORE x10, 10 * REGBYTES(sp)
  27. STORE x11, 11 * REGBYTES(sp)
  28. STORE x12, 12 * REGBYTES(sp)
  29. STORE x13, 13 * REGBYTES(sp)
  30. STORE x14, 14 * REGBYTES(sp)
  31. STORE x15, 15 * REGBYTES(sp)
  32. STORE x16, 16 * REGBYTES(sp)
  33. STORE x17, 17 * REGBYTES(sp)
  34. STORE x18, 18 * REGBYTES(sp)
  35. STORE x19, 19 * REGBYTES(sp)
  36. STORE x20, 20 * REGBYTES(sp)
  37. STORE x21, 21 * REGBYTES(sp)
  38. STORE x22, 22 * REGBYTES(sp)
  39. STORE x23, 23 * REGBYTES(sp)
  40. STORE x24, 24 * REGBYTES(sp)
  41. STORE x25, 25 * REGBYTES(sp)
  42. STORE x26, 26 * REGBYTES(sp)
  43. STORE x27, 27 * REGBYTES(sp)
  44. STORE x28, 28 * REGBYTES(sp)
  45. STORE x29, 29 * REGBYTES(sp)
  46. STORE x30, 30 * REGBYTES(sp)
  47. STORE x31, 31 * REGBYTES(sp)
  48. /* save break thread stack to s0 */
  49. move s0, sp
  50. /* switch to interrupt stack */
  51. la sp, _sp
  52. /* interrupt handle */
  53. call rt_interrupt_enter
  54. csrr a0, mcause
  55. csrr a1, mepc
  56. mv a2, sp
  57. call handle_trap
  58. call rt_interrupt_leave
  59. /* switch to from_thread stack */
  60. move sp, s0
  61. /* need to switch new thread */
  62. la s0, rt_thread_switch_interrupt_flag
  63. lw s2, 0(s0)
  64. beqz s2, spurious_interrupt
  65. sw zero, 0(s0)
  66. csrr a0, mepc
  67. STORE a0, 0 * REGBYTES(sp)
  68. la s0, rt_interrupt_from_thread
  69. LOAD s1, 0(s0)
  70. STORE sp, 0(s1)
  71. la s0, rt_interrupt_to_thread
  72. LOAD s1, 0(s0)
  73. LOAD sp, 0(s1)
  74. LOAD a0, 0 * REGBYTES(sp)
  75. csrw mepc, a0
  76. spurious_interrupt:
  77. LOAD x1, 1 * REGBYTES(sp)
  78. /* Remain in M-mode after mret */
  79. li t0, 0x00001800
  80. csrs mstatus, t0
  81. LOAD t0, 2 * REGBYTES(sp)
  82. csrs mstatus, t0
  83. LOAD x4, 4 * REGBYTES(sp)
  84. LOAD x5, 5 * REGBYTES(sp)
  85. LOAD x6, 6 * REGBYTES(sp)
  86. LOAD x7, 7 * REGBYTES(sp)
  87. LOAD x8, 8 * REGBYTES(sp)
  88. LOAD x9, 9 * REGBYTES(sp)
  89. LOAD x10, 10 * REGBYTES(sp)
  90. LOAD x11, 11 * REGBYTES(sp)
  91. LOAD x12, 12 * REGBYTES(sp)
  92. LOAD x13, 13 * REGBYTES(sp)
  93. LOAD x14, 14 * REGBYTES(sp)
  94. LOAD x15, 15 * REGBYTES(sp)
  95. LOAD x16, 16 * REGBYTES(sp)
  96. LOAD x17, 17 * REGBYTES(sp)
  97. LOAD x18, 18 * REGBYTES(sp)
  98. LOAD x19, 19 * REGBYTES(sp)
  99. LOAD x20, 20 * REGBYTES(sp)
  100. LOAD x21, 21 * REGBYTES(sp)
  101. LOAD x22, 22 * REGBYTES(sp)
  102. LOAD x23, 23 * REGBYTES(sp)
  103. LOAD x24, 24 * REGBYTES(sp)
  104. LOAD x25, 25 * REGBYTES(sp)
  105. LOAD x26, 26 * REGBYTES(sp)
  106. LOAD x27, 27 * REGBYTES(sp)
  107. LOAD x28, 28 * REGBYTES(sp)
  108. LOAD x29, 29 * REGBYTES(sp)
  109. LOAD x30, 30 * REGBYTES(sp)
  110. LOAD x31, 31 * REGBYTES(sp)
  111. addi sp, sp, 32 * REGBYTES
  112. mret