cp15_gcc.S 2.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130
  1. /*
  2. * Copyright (c) 2006-2022, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2013-07-05 Bernard the first version
  9. */
  10. .globl rt_cpu_vector_set_base
  11. rt_cpu_vector_set_base:
  12. mcr p15, #0, r0, c12, c0, #0
  13. dsb
  14. bx lr
  15. .globl rt_cpu_vector_get_base
  16. rt_cpu_vector_get_base:
  17. mrc p15, #0, r0, c12, c0, #0
  18. bx lr
  19. .globl rt_cpu_get_sctlr
  20. rt_cpu_get_sctlr:
  21. mrc p15, #0, r0, c1, c0, #0
  22. bx lr
  23. .globl rt_cpu_dcache_enable
  24. rt_cpu_dcache_enable:
  25. mrc p15, #0, r0, c1, c0, #0
  26. orr r0, r0, #0x00000004
  27. mcr p15, #0, r0, c1, c0, #0
  28. bx lr
  29. .globl rt_cpu_icache_enable
  30. rt_cpu_icache_enable:
  31. mrc p15, #0, r0, c1, c0, #0
  32. orr r0, r0, #0x00001000
  33. mcr p15, #0, r0, c1, c0, #0
  34. bx lr
  35. _FLD_MAX_WAY:
  36. .word 0x3ff
  37. _FLD_MAX_IDX:
  38. .word 0x7ff
  39. .globl rt_cpu_dcache_clean_flush
  40. rt_cpu_dcache_clean_flush:
  41. push {r4-r11}
  42. dmb
  43. mrc p15, #1, r0, c0, c0, #1 @ read clid register
  44. ands r3, r0, #0x7000000 @ get level of coherency
  45. mov r3, r3, lsr #23
  46. beq finished
  47. mov r10, #0
  48. loop1:
  49. add r2, r10, r10, lsr #1
  50. mov r1, r0, lsr r2
  51. and r1, r1, #7
  52. cmp r1, #2
  53. blt skip
  54. mcr p15, #2, r10, c0, c0, #0
  55. isb
  56. mrc p15, #1, r1, c0, c0, #0
  57. and r2, r1, #7
  58. add r2, r2, #4
  59. ldr r4, _FLD_MAX_WAY
  60. ands r4, r4, r1, lsr #3
  61. clz r5, r4
  62. ldr r7, _FLD_MAX_IDX
  63. ands r7, r7, r1, lsr #13
  64. loop2:
  65. mov r9, r4
  66. loop3:
  67. orr r11, r10, r9, lsl r5
  68. orr r11, r11, r7, lsl r2
  69. mcr p15, #0, r11, c7, c14, #2
  70. subs r9, r9, #1
  71. bge loop3
  72. subs r7, r7, #1
  73. bge loop2
  74. skip:
  75. add r10, r10, #2
  76. cmp r3, r10
  77. bgt loop1
  78. finished:
  79. dsb
  80. isb
  81. pop {r4-r11}
  82. bx lr
  83. .globl rt_cpu_dcache_disable
  84. rt_cpu_dcache_disable:
  85. push {r4-r11, lr}
  86. mrc p15, #0, r0, c1, c0, #0
  87. bic r0, r0, #0x00000004
  88. mcr p15, #0, r0, c1, c0, #0
  89. bl rt_cpu_dcache_clean_flush
  90. pop {r4-r11, lr}
  91. bx lr
  92. .globl rt_cpu_icache_disable
  93. rt_cpu_icache_disable:
  94. mrc p15, #0, r0, c1, c0, #0
  95. bic r0, r0, #0x00001000
  96. mcr p15, #0, r0, c1, c0, #0
  97. bx lr
  98. .globl rt_cpu_mmu_disable
  99. rt_cpu_mmu_disable:
  100. mcr p15, #0, r0, c8, c7, #0 @ invalidate tlb
  101. mrc p15, #0, r0, c1, c0, #0
  102. bic r0, r0, #1
  103. mcr p15, #0, r0, c1, c0, #0 @ clear mmu bit
  104. dsb
  105. bx lr
  106. .globl rt_cpu_mmu_enable
  107. rt_cpu_mmu_enable:
  108. mrc p15, #0, r0, c1, c0, #0
  109. orr r0, r0, #0x001
  110. mcr p15, #0, r0, c1, c0, #0 @ set mmu enable bit
  111. dsb
  112. bx lr
  113. .globl rt_cpu_tlb_set
  114. rt_cpu_tlb_set:
  115. mcr p15, #0, r0, c2, c0, #0
  116. dmb
  117. bx lr