cp15_gcc.S 3.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140
  1. /*
  2. * Copyright (c) 2006-2018, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2013-07-05 Bernard the first version
  9. */
  10. .weak rt_hw_cpu_id
  11. rt_hw_cpu_id:
  12. mrc p15, #0, r0, c0, c0, #5 @ read multiprocessor affinity register
  13. ldr r1, =0xFFFF03 @ Affinity mask off, leaving CPU ID field, [0:1]CPU ID, [8:15]Cluster ID Aff1, [16:23]Cluster ID Aff2
  14. and r0, r0, r1
  15. bx lr
  16. .globl rt_cpu_vector_set_base
  17. rt_cpu_vector_set_base:
  18. /* clear SCTRL.V to customize the vector address */
  19. mrc p15, #0, r1, c1, c0, #0
  20. bic r1, #(1 << 13)
  21. mcr p15, #0, r1, c1, c0, #0
  22. /* set up the vector address */
  23. mcr p15, #0, r0, c12, c0, #0
  24. dsb
  25. bx lr
  26. .globl rt_hw_cpu_dcache_enable
  27. rt_hw_cpu_dcache_enable:
  28. mrc p15, #0, r0, c1, c0, #0
  29. orr r0, r0, #0x00000004
  30. mcr p15, #0, r0, c1, c0, #0
  31. bx lr
  32. .globl rt_hw_cpu_icache_enable
  33. rt_hw_cpu_icache_enable:
  34. mrc p15, #0, r0, c1, c0, #0
  35. orr r0, r0, #0x00001000
  36. mcr p15, #0, r0, c1, c0, #0
  37. bx lr
  38. _FLD_MAX_WAY:
  39. .word 0x3ff
  40. _FLD_MAX_IDX:
  41. .word 0x7fff
  42. .globl rt_cpu_dcache_clean_flush
  43. rt_cpu_dcache_clean_flush:
  44. push {r4-r11}
  45. dmb
  46. mrc p15, #1, r0, c0, c0, #1 @ read clid register
  47. ands r3, r0, #0x7000000 @ get level of coherency
  48. mov r3, r3, lsr #23
  49. beq finished
  50. mov r10, #0
  51. loop1:
  52. add r2, r10, r10, lsr #1
  53. mov r1, r0, lsr r2
  54. and r1, r1, #7
  55. cmp r1, #2
  56. blt skip
  57. mcr p15, #2, r10, c0, c0, #0
  58. isb
  59. mrc p15, #1, r1, c0, c0, #0
  60. and r2, r1, #7
  61. add r2, r2, #4
  62. ldr r4, _FLD_MAX_WAY
  63. ands r4, r4, r1, lsr #3
  64. clz r5, r4
  65. ldr r7, _FLD_MAX_IDX
  66. ands r7, r7, r1, lsr #13
  67. loop2:
  68. mov r9, r4
  69. loop3:
  70. orr r11, r10, r9, lsl r5
  71. orr r11, r11, r7, lsl r2
  72. mcr p15, #0, r11, c7, c14, #2
  73. subs r9, r9, #1
  74. bge loop3
  75. subs r7, r7, #1
  76. bge loop2
  77. skip:
  78. add r10, r10, #2
  79. cmp r3, r10
  80. bgt loop1
  81. finished:
  82. dsb
  83. isb
  84. pop {r4-r11}
  85. bx lr
  86. .globl rt_cpu_icache_flush
  87. rt_cpu_icache_flush:
  88. mov r0, #0
  89. mcr p15, 0, r0, c7, c5, 0 @ I+BTB cache invalidate
  90. dsb
  91. isb
  92. bx lr
  93. .globl rt_hw_cpu_dcache_disable
  94. rt_hw_cpu_dcache_disable:
  95. push {r4-r11, lr}
  96. bl rt_cpu_dcache_clean_flush
  97. mrc p15, #0, r0, c1, c0, #0
  98. bic r0, r0, #0x00000004
  99. mcr p15, #0, r0, c1, c0, #0
  100. pop {r4-r11, lr}
  101. bx lr
  102. .globl rt_hw_cpu_icache_disable
  103. rt_hw_cpu_icache_disable:
  104. mrc p15, #0, r0, c1, c0, #0
  105. bic r0, r0, #0x00001000
  106. mcr p15, #0, r0, c1, c0, #0
  107. bx lr
  108. .globl rt_cpu_mmu_disable
  109. rt_cpu_mmu_disable:
  110. mcr p15, #0, r0, c8, c7, #0 @ invalidate tlb
  111. mrc p15, #0, r0, c1, c0, #0
  112. bic r0, r0, #1
  113. mcr p15, #0, r0, c1, c0, #0 @ clear mmu bit
  114. dsb
  115. bx lr
  116. .globl rt_cpu_mmu_enable
  117. rt_cpu_mmu_enable:
  118. mrc p15, #0, r0, c1, c0, #0
  119. orr r0, r0, #0x001
  120. mcr p15, #0, r0, c1, c0, #0 @ set mmu enable bit
  121. dsb
  122. bx lr
  123. .globl rt_cpu_tlb_set
  124. rt_cpu_tlb_set:
  125. mcr p15, #0, r0, c2, c0, #0
  126. dmb
  127. bx lr