1
0

mmu.h 1.4 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849
  1. /*
  2. * Copyright (c) 2006-2021, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2019-03-25 quanzhao the first version
  9. */
  10. #ifndef __MMU_H_
  11. #define __MMU_H_
  12. #include <rtthread.h>
  13. #define DESC_SEC (0x2)
  14. #define MEMWBWA ((1<<12)|(3<<2)) /* write back, write allocate */
  15. #define MEMWB (3<<2) /* write back, no write allocate */
  16. #define MEMWT (2<<2) /* write through, no write allocate */
  17. #define SHAREDEVICE (1<<2) /* shared device */
  18. #define STRONGORDER (0<<2) /* strong ordered */
  19. #define XN (1<<4) /* eXecute Never */
  20. #define AP_RW (3<<10) /* supervisor=RW, user=RW */
  21. #define AP_RO (2<<10) /* supervisor=RW, user=RO */
  22. #define SHARED (1<<16) /* shareable */
  23. #define DOMAIN_FAULT (0x0)
  24. #define DOMAIN_CHK (0x1)
  25. #define DOMAIN_NOTCHK (0x3)
  26. #define DOMAIN0 (0x0<<5)
  27. #define DOMAIN1 (0x1<<5)
  28. #define DOMAIN0_ATTR (DOMAIN_CHK<<0)
  29. #define DOMAIN1_ATTR (DOMAIN_FAULT<<2)
  30. /* device mapping type */
  31. #define DEVICE_MEM (SHARED|AP_RW|DOMAIN0|SHAREDEVICE|DESC_SEC|XN)
  32. /* normal memory mapping type */
  33. #define NORMAL_MEM (SHARED|AP_RW|DOMAIN0|MEMWBWA|DESC_SEC)
  34. struct mem_desc
  35. {
  36. rt_uint32_t vaddr_start;
  37. rt_uint32_t vaddr_end;
  38. rt_uint32_t paddr_start;
  39. rt_uint32_t attr;
  40. };
  41. #endif