1
0

context_iar.S 5.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206
  1. ;/*
  2. ; * Copyright (c) 2006-2018, RT-Thread Development Team
  3. ; *
  4. ; * SPDX-License-Identifier: Apache-2.0
  5. ; *
  6. ; * Change Logs:
  7. ; * Date Author Notes
  8. ; * 2009-01-17 Bernard first version
  9. ; * 2009-09-27 Bernard add protect when contex switch occurs
  10. ; * 2013-06-18 aozima add restore MSP feature.
  11. ; * 2013-07-09 aozima enhancement hard fault exception handler.
  12. ; */
  13. ;/**
  14. ; * @addtogroup cortex-m3
  15. ; */
  16. ;/*@{*/
  17. SCB_VTOR EQU 0xE000ED08 ; Vector Table Offset Register
  18. NVIC_INT_CTRL EQU 0xE000ED04 ; interrupt control state register
  19. NVIC_SYSPRI2 EQU 0xE000ED20 ; system priority register (2)
  20. NVIC_PENDSV_PRI EQU 0xFFFF0000 ; PendSV and SysTick priority value (lowest)
  21. NVIC_PENDSVSET EQU 0x10000000 ; value to trigger PendSV exception
  22. SECTION .text:CODE(2)
  23. THUMB
  24. REQUIRE8
  25. PRESERVE8
  26. IMPORT rt_thread_switch_interrupt_flag
  27. IMPORT rt_interrupt_from_thread
  28. IMPORT rt_interrupt_to_thread
  29. ;/*
  30. ; * rt_base_t rt_hw_interrupt_disable();
  31. ; */
  32. EXPORT rt_hw_interrupt_disable
  33. rt_hw_interrupt_disable:
  34. MRS r0, PRIMASK
  35. CPSID I
  36. BX LR
  37. ;/*
  38. ; * void rt_hw_interrupt_enable(rt_base_t level);
  39. ; */
  40. EXPORT rt_hw_interrupt_enable
  41. rt_hw_interrupt_enable:
  42. MSR PRIMASK, r0
  43. BX LR
  44. ;/*
  45. ; * void rt_hw_context_switch(rt_uint32 from, rt_uint32 to);
  46. ; * r0 --> from
  47. ; * r1 --> to
  48. ; */
  49. EXPORT rt_hw_context_switch_interrupt
  50. EXPORT rt_hw_context_switch
  51. rt_hw_context_switch_interrupt:
  52. rt_hw_context_switch:
  53. ; set rt_thread_switch_interrupt_flag to 1
  54. LDR r2, =rt_thread_switch_interrupt_flag
  55. LDR r3, [r2]
  56. CMP r3, #1
  57. BEQ _reswitch
  58. MOV r3, #1
  59. STR r3, [r2]
  60. LDR r2, =rt_interrupt_from_thread ; set rt_interrupt_from_thread
  61. STR r0, [r2]
  62. _reswitch
  63. LDR r2, =rt_interrupt_to_thread ; set rt_interrupt_to_thread
  64. STR r1, [r2]
  65. LDR r0, =NVIC_INT_CTRL ; trigger the PendSV exception (causes context switch)
  66. LDR r1, =NVIC_PENDSVSET
  67. STR r1, [r0]
  68. BX LR
  69. ; r0 --> switch from thread stack
  70. ; r1 --> switch to thread stack
  71. ; psr, pc, lr, r12, r3, r2, r1, r0 are pushed into [from] stack
  72. EXPORT PendSV_Handler
  73. PendSV_Handler:
  74. ; disable interrupt to protect context switch
  75. MRS r2, PRIMASK
  76. CPSID I
  77. ; get rt_thread_switch_interrupt_flag
  78. LDR r0, =rt_thread_switch_interrupt_flag
  79. LDR r1, [r0]
  80. CBZ r1, pendsv_exit ; pendsv already handled
  81. ; clear rt_thread_switch_interrupt_flag to 0
  82. MOV r1, #0x00
  83. STR r1, [r0]
  84. LDR r0, =rt_interrupt_from_thread
  85. LDR r1, [r0]
  86. CBZ r1, switch_to_thread ; skip register save at the first time
  87. MRS r1, psp ; get from thread stack pointer
  88. STMFD r1!, {r4 - r11} ; push r4 - r11 register
  89. LDR r0, [r0]
  90. STR r1, [r0] ; update from thread stack pointer
  91. switch_to_thread
  92. LDR r1, =rt_interrupt_to_thread
  93. LDR r1, [r1]
  94. LDR r1, [r1] ; load thread stack pointer
  95. LDMFD r1!, {r4 - r11} ; pop r4 - r11 register
  96. MSR psp, r1 ; update stack pointer
  97. pendsv_exit
  98. ; restore interrupt
  99. MSR PRIMASK, r2
  100. ORR lr, lr, #0x04
  101. BX lr
  102. ;/*
  103. ; * void rt_hw_context_switch_to(rt_uint32 to);
  104. ; * r0 --> to
  105. ; */
  106. EXPORT rt_hw_context_switch_to
  107. rt_hw_context_switch_to:
  108. LDR r1, =rt_interrupt_to_thread
  109. STR r0, [r1]
  110. ; set from thread to 0
  111. LDR r1, =rt_interrupt_from_thread
  112. MOV r0, #0x0
  113. STR r0, [r1]
  114. ; set interrupt flag to 1
  115. LDR r1, =rt_thread_switch_interrupt_flag
  116. MOV r0, #1
  117. STR r0, [r1]
  118. ; set the PendSV and SysTick exception priority
  119. LDR r0, =NVIC_SYSPRI2
  120. LDR r1, =NVIC_PENDSV_PRI
  121. LDR.W r2, [r0,#0x00] ; read
  122. ORR r1,r1,r2 ; modify
  123. STR r1, [r0] ; write-back
  124. LDR r0, =NVIC_INT_CTRL ; trigger the PendSV exception (causes context switch)
  125. LDR r1, =NVIC_PENDSVSET
  126. STR r1, [r0]
  127. ; restore MSP
  128. LDR r0, =SCB_VTOR
  129. LDR r0, [r0]
  130. LDR r0, [r0]
  131. NOP
  132. MSR msp, r0
  133. ; enable interrupts at processor level
  134. CPSIE F
  135. CPSIE I
  136. ; ensure PendSV exception taken place before subsequent operation
  137. DSB
  138. ISB
  139. ; never reach here!
  140. ; compatible with old version
  141. EXPORT rt_hw_interrupt_thread_switch
  142. rt_hw_interrupt_thread_switch:
  143. BX lr
  144. IMPORT rt_hw_hard_fault_exception
  145. EXPORT HardFault_Handler
  146. HardFault_Handler:
  147. ; get current context
  148. MRS r0, msp ; get fault context from handler.
  149. TST lr, #0x04 ; if(!EXC_RETURN[2])
  150. BEQ _get_sp_done
  151. MRS r0, psp ; get fault context from thread.
  152. _get_sp_done
  153. STMFD r0!, {r4 - r11} ; push r4 - r11 register
  154. ;STMFD r0!, {lr} ; push exec_return register
  155. SUB r0, r0, #0x04
  156. STR lr, [r0]
  157. TST lr, #0x04 ; if(!EXC_RETURN[2])
  158. BEQ _update_msp
  159. MSR psp, r0 ; update stack pointer to PSP.
  160. B _update_done
  161. _update_msp
  162. MSR msp, r0 ; update stack pointer to MSP.
  163. _update_done
  164. PUSH {lr}
  165. BL rt_hw_hard_fault_exception
  166. POP {lr}
  167. ORR lr, lr, #0x04
  168. BX lr
  169. END