1
0

context_gcc.S 5.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211
  1. /*
  2. * Copyright (c) 2006-2018, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2021-09-09 WCH the first version
  9. */
  10. #include "cpuport.h"
  11. /*
  12. * #ifdef RT_USING_SMP
  13. * void rt_hw_context_switch_to(rt_ubase_t to, stuct rt_thread *to_thread);
  14. * #else
  15. * void rt_hw_context_switch_to(rt_ubase_t to);
  16. * #endif
  17. * a0 --> to
  18. * a1 --> to_thread
  19. */
  20. .globl rt_hw_context_switch_to
  21. rt_hw_context_switch_to:
  22. /* first save interrupt stack */
  23. la t0, _eusrstack
  24. addi t0, t0, -512
  25. csrw mscratch,t0
  26. LOAD sp, (a0)
  27. LOAD a0, 2 * REGBYTES(sp)
  28. csrw mstatus, a0
  29. j rt_hw_context_switch_exit
  30. /*
  31. * void rt_hw_context_switch(rt_ubase_t from, rt_ubase_t to);
  32. * a0 --> from
  33. * a1 --> to
  34. */
  35. .globl rt_hw_context_switch
  36. rt_hw_context_switch:
  37. /* switch in thread */
  38. #ifdef ARCH_RISCV_FPU
  39. addi sp, sp, -32*FREGBYTES
  40. FSTORE f0, 0 * FREGBYTES(sp)
  41. FSTORE f1, 1 * FREGBYTES(sp)
  42. FSTORE f2, 2 * FREGBYTES(sp)
  43. FSTORE f3, 3 * FREGBYTES(sp)
  44. FSTORE f4, 4 * FREGBYTES(sp)
  45. FSTORE f5, 5 * FREGBYTES(sp)
  46. FSTORE f6, 6 * FREGBYTES(sp)
  47. FSTORE f7, 7 * FREGBYTES(sp)
  48. FSTORE f8, 8 * FREGBYTES(sp)
  49. FSTORE f9, 9 * FREGBYTES(sp)
  50. FSTORE f10, 10 * FREGBYTES(sp)
  51. FSTORE f11, 11 * FREGBYTES(sp)
  52. FSTORE f12, 12 * FREGBYTES(sp)
  53. FSTORE f13, 13 * FREGBYTES(sp)
  54. FSTORE f14, 14 * FREGBYTES(sp)
  55. FSTORE f15, 15 * FREGBYTES(sp)
  56. FSTORE f16, 16 * FREGBYTES(sp)
  57. FSTORE f17, 17 * FREGBYTES(sp)
  58. FSTORE f18, 18 * FREGBYTES(sp)
  59. FSTORE f19, 19 * FREGBYTES(sp)
  60. FSTORE f20, 20 * FREGBYTES(sp)
  61. FSTORE f21, 21 * FREGBYTES(sp)
  62. FSTORE f22, 22 * FREGBYTES(sp)
  63. FSTORE f23, 23 * FREGBYTES(sp)
  64. FSTORE f24, 24 * FREGBYTES(sp)
  65. FSTORE f25, 25 * FREGBYTES(sp)
  66. FSTORE f26, 26 * FREGBYTES(sp)
  67. FSTORE f27, 27 * FREGBYTES(sp)
  68. FSTORE f28, 28 * FREGBYTES(sp)
  69. FSTORE f29, 29 * FREGBYTES(sp)
  70. FSTORE f30, 30 * FREGBYTES(sp)
  71. FSTORE f31, 31 * FREGBYTES(sp)
  72. #endif
  73. addi sp, sp, -32 * REGBYTES
  74. /* save from sp */
  75. STORE sp, 0(a0)
  76. /* save ra to epc */
  77. STORE x1, 0 * REGBYTES(sp)
  78. STORE x1, 1 * REGBYTES(sp)
  79. STORE x5, 5 * REGBYTES(sp)
  80. csrr t0, mstatus
  81. andi t0, t0, 8
  82. /* if MIE be enabled,set MPIE */
  83. beqz t0, 1f
  84. li t0, 0x80
  85. 1: STORE t0, 2 * REGBYTES(sp)
  86. STORE x4, 4 * REGBYTES(sp)
  87. STORE x6, 6 * REGBYTES(sp)
  88. STORE x7, 7 * REGBYTES(sp)
  89. STORE x8, 8 * REGBYTES(sp)
  90. STORE x9, 9 * REGBYTES(sp)
  91. STORE x10, 10 * REGBYTES(sp)
  92. STORE x11, 11 * REGBYTES(sp)
  93. STORE x12, 12 * REGBYTES(sp)
  94. STORE x13, 13 * REGBYTES(sp)
  95. STORE x14, 14 * REGBYTES(sp)
  96. STORE x15, 15 * REGBYTES(sp)
  97. STORE x16, 16 * REGBYTES(sp)
  98. STORE x17, 17 * REGBYTES(sp)
  99. STORE x18, 18 * REGBYTES(sp)
  100. STORE x19, 19 * REGBYTES(sp)
  101. STORE x20, 20 * REGBYTES(sp)
  102. STORE x21, 21 * REGBYTES(sp)
  103. STORE x22, 22 * REGBYTES(sp)
  104. STORE x23, 23 * REGBYTES(sp)
  105. STORE x24, 24 * REGBYTES(sp)
  106. STORE x25, 25 * REGBYTES(sp)
  107. STORE x26, 26 * REGBYTES(sp)
  108. STORE x27, 27 * REGBYTES(sp)
  109. STORE x28, 28 * REGBYTES(sp)
  110. STORE x29, 29 * REGBYTES(sp)
  111. STORE x30, 30 * REGBYTES(sp)
  112. STORE x31, 31 * REGBYTES(sp)
  113. /* get "to" thread sp */
  114. LOAD sp, 0(a1)
  115. j rt_hw_context_switch_exit
  116. .global rt_hw_context_switch_exit
  117. rt_hw_context_switch_exit:
  118. /* resw ra to mepc */
  119. LOAD a0, 0 * REGBYTES(sp)
  120. csrw mepc, a0
  121. LOAD x1, 1 * REGBYTES(sp)
  122. /* keep machine mode */
  123. li a0, 0x1800
  124. csrs mstatus, a0
  125. /* resume MPIE */
  126. LOAD a0, 2*REGBYTES(sp)
  127. csrs mstatus, a0
  128. LOAD x4, 4 * REGBYTES(sp)
  129. LOAD x5, 5 * REGBYTES(sp)
  130. LOAD x6, 6 * REGBYTES(sp)
  131. LOAD x7, 7 * REGBYTES(sp)
  132. LOAD x8, 8 * REGBYTES(sp)
  133. LOAD x9, 9 * REGBYTES(sp)
  134. LOAD x10, 10 * REGBYTES(sp)
  135. LOAD x11, 11 * REGBYTES(sp)
  136. LOAD x12, 12 * REGBYTES(sp)
  137. LOAD x13, 13 * REGBYTES(sp)
  138. LOAD x14, 14 * REGBYTES(sp)
  139. LOAD x15, 15 * REGBYTES(sp)
  140. LOAD x16, 16 * REGBYTES(sp)
  141. LOAD x17, 17 * REGBYTES(sp)
  142. LOAD x18, 18 * REGBYTES(sp)
  143. LOAD x19, 19 * REGBYTES(sp)
  144. LOAD x20, 20 * REGBYTES(sp)
  145. LOAD x21, 21 * REGBYTES(sp)
  146. LOAD x22, 22 * REGBYTES(sp)
  147. LOAD x23, 23 * REGBYTES(sp)
  148. LOAD x24, 24 * REGBYTES(sp)
  149. LOAD x25, 25 * REGBYTES(sp)
  150. LOAD x26, 26 * REGBYTES(sp)
  151. LOAD x27, 27 * REGBYTES(sp)
  152. LOAD x28, 28 * REGBYTES(sp)
  153. LOAD x29, 29 * REGBYTES(sp)
  154. LOAD x30, 30 * REGBYTES(sp)
  155. LOAD x31, 31 * REGBYTES(sp)
  156. addi sp, sp, 32 * REGBYTES
  157. /* load float reg */
  158. #ifdef ARCH_RISCV_FPU
  159. FLOAD f0, 0 * FREGBYTES(sp)
  160. FLOAD f1, 1 * FREGBYTES(sp)
  161. FLOAD f2, 2 * FREGBYTES(sp)
  162. FLOAD f3, 3 * FREGBYTES(sp)
  163. FLOAD f4, 4 * FREGBYTES(sp)
  164. FLOAD f5, 5 * FREGBYTES(sp)
  165. FLOAD f6, 6 * FREGBYTES(sp)
  166. FLOAD f7, 7 * FREGBYTES(sp)
  167. FLOAD f8, 8 * FREGBYTES(sp)
  168. FLOAD f9, 9 * FREGBYTES(sp)
  169. FLOAD f10, 10 * FREGBYTES(sp)
  170. FLOAD f11, 11 * FREGBYTES(sp)
  171. FLOAD f12, 12 * FREGBYTES(sp)
  172. FLOAD f13, 13 * FREGBYTES(sp)
  173. FLOAD f14, 14 * FREGBYTES(sp)
  174. FLOAD f15, 15 * FREGBYTES(sp)
  175. FLOAD f16, 16 * FREGBYTES(sp)
  176. FLOAD f17, 17 * FREGBYTES(sp)
  177. FLOAD f18, 18 * FREGBYTES(sp)
  178. FLOAD f19, 19 * FREGBYTES(sp)
  179. FLOAD f20, 20 * FREGBYTES(sp)
  180. FLOAD f21, 21 * FREGBYTES(sp)
  181. FLOAD f22, 22 * FREGBYTES(sp)
  182. FLOAD f23, 23 * FREGBYTES(sp)
  183. FLOAD f24, 24 * FREGBYTES(sp)
  184. FLOAD f25, 25 * FREGBYTES(sp)
  185. FLOAD f26, 26 * FREGBYTES(sp)
  186. FLOAD f27, 27 * FREGBYTES(sp)
  187. FLOAD f28, 28 * FREGBYTES(sp)
  188. FLOAD f29, 29 * FREGBYTES(sp)
  189. FLOAD f30, 30 * FREGBYTES(sp)
  190. FLOAD f31, 31 * FREGBYTES(sp)
  191. addi sp, sp, 32 * FREGBYTES
  192. #endif
  193. mret