1
0

cpuport.c 6.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199
  1. /*
  2. * Copyright (c) 2006-2022, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2021-09-09 WCH the first version
  9. */
  10. #include <rthw.h>
  11. #include <rtthread.h>
  12. #include "ch32v10x.h"
  13. #include "cpuport.h"
  14. #ifndef RT_USING_SMP
  15. volatile rt_ubase_t rt_interrupt_from_thread = 0;
  16. volatile rt_ubase_t rt_interrupt_to_thread = 0;
  17. volatile rt_uint32_t rt_thread_switch_interrupt_flag = 0;
  18. #endif
  19. struct rt_hw_stack_frame
  20. {
  21. rt_ubase_t epc; /* epc - epc - program counter */
  22. rt_ubase_t ra; /* x1 - ra - return address for jumps */
  23. rt_ubase_t mstatus; /* - machine status register */
  24. rt_ubase_t gp; /* x3 - gp - global pointer */
  25. rt_ubase_t tp; /* x4 - tp - thread pointer */
  26. rt_ubase_t t0; /* x5 - t0 - temporary register 0 */
  27. rt_ubase_t t1; /* x6 - t1 - temporary register 1 */
  28. rt_ubase_t t2; /* x7 - t2 - temporary register 2 */
  29. rt_ubase_t s0_fp; /* x8 - s0/fp - saved register 0 or frame pointer */
  30. rt_ubase_t s1; /* x9 - s1 - saved register 1 */
  31. rt_ubase_t a0; /* x10 - a0 - return value or function argument 0 */
  32. rt_ubase_t a1; /* x11 - a1 - return value or function argument 1 */
  33. rt_ubase_t a2; /* x12 - a2 - function argument 2 */
  34. rt_ubase_t a3; /* x13 - a3 - function argument 3 */
  35. rt_ubase_t a4; /* x14 - a4 - function argument 4 */
  36. rt_ubase_t a5; /* x15 - a5 - function argument 5 */
  37. rt_ubase_t a6; /* x16 - a6 - function argument 6 */
  38. rt_ubase_t a7; /* x17 - s7 - function argument 7 */
  39. rt_ubase_t s2; /* x18 - s2 - saved register 2 */
  40. rt_ubase_t s3; /* x19 - s3 - saved register 3 */
  41. rt_ubase_t s4; /* x20 - s4 - saved register 4 */
  42. rt_ubase_t s5; /* x21 - s5 - saved register 5 */
  43. rt_ubase_t s6; /* x22 - s6 - saved register 6 */
  44. rt_ubase_t s7; /* x23 - s7 - saved register 7 */
  45. rt_ubase_t s8; /* x24 - s8 - saved register 8 */
  46. rt_ubase_t s9; /* x25 - s9 - saved register 9 */
  47. rt_ubase_t s10; /* x26 - s10 - saved register 10 */
  48. rt_ubase_t s11; /* x27 - s11 - saved register 11 */
  49. rt_ubase_t t3; /* x28 - t3 - temporary register 3 */
  50. rt_ubase_t t4; /* x29 - t4 - temporary register 4 */
  51. rt_ubase_t t5; /* x30 - t5 - temporary register 5 */
  52. rt_ubase_t t6; /* x31 - t6 - temporary register 6 */
  53. /* float register */
  54. #ifdef ARCH_RISCV_FPU
  55. rv_floatreg_t f0; /* f0 */
  56. rv_floatreg_t f1; /* f1 */
  57. rv_floatreg_t f2; /* f2 */
  58. rv_floatreg_t f3; /* f3 */
  59. rv_floatreg_t f4; /* f4 */
  60. rv_floatreg_t f5; /* f5 */
  61. rv_floatreg_t f6; /* f6 */
  62. rv_floatreg_t f7; /* f7 */
  63. rv_floatreg_t f8; /* f8 */
  64. rv_floatreg_t f9; /* f9 */
  65. rv_floatreg_t f10; /* f10 */
  66. rv_floatreg_t f11; /* f11 */
  67. rv_floatreg_t f12; /* f12 */
  68. rv_floatreg_t f13; /* f13 */
  69. rv_floatreg_t f14; /* f14 */
  70. rv_floatreg_t f15; /* f15 */
  71. rv_floatreg_t f16; /* f16 */
  72. rv_floatreg_t f17; /* f17 */
  73. rv_floatreg_t f18; /* f18 */
  74. rv_floatreg_t f19; /* f19 */
  75. rv_floatreg_t f20; /* f20 */
  76. rv_floatreg_t f21; /* f21 */
  77. rv_floatreg_t f22; /* f22 */
  78. rv_floatreg_t f23; /* f23 */
  79. rv_floatreg_t f24; /* f24 */
  80. rv_floatreg_t f25; /* f25 */
  81. rv_floatreg_t f26; /* f26 */
  82. rv_floatreg_t f27; /* f27 */
  83. rv_floatreg_t f28; /* f28 */
  84. rv_floatreg_t f29; /* f29 */
  85. rv_floatreg_t f30; /* f30 */
  86. rv_floatreg_t f31; /* f31 */
  87. #endif
  88. };
  89. /*
  90. * This function will initialize thread stack
  91. *
  92. * @param tentry the entry of thread
  93. * @param parameter the parameter of entry
  94. * @param stack_addr the beginning stack address
  95. * @param texit the function will be called when thread exit
  96. *
  97. * @return stack address
  98. */
  99. rt_uint8_t *rt_hw_stack_init(void *tentry,
  100. void *parameter,
  101. rt_uint8_t *stack_addr,
  102. void *texit)
  103. {
  104. struct rt_hw_stack_frame *frame;
  105. rt_uint8_t *stk;
  106. int i;
  107. stk = stack_addr + sizeof(rt_ubase_t);
  108. stk = (rt_uint8_t *)RT_ALIGN_DOWN((rt_ubase_t)stk, REGBYTES);
  109. stk -= sizeof(struct rt_hw_stack_frame);
  110. frame = (struct rt_hw_stack_frame *)stk;
  111. for (i = 0; i < sizeof(struct rt_hw_stack_frame) / sizeof(rt_ubase_t); i++)
  112. {
  113. ((rt_ubase_t *)frame)[i] = 0xdeadbeef;
  114. }
  115. frame->ra = (rt_ubase_t)texit;
  116. frame->a0 = (rt_ubase_t)parameter;
  117. frame->epc = (rt_ubase_t)tentry;
  118. /* force to machine mode(MPP=11) and set MPIE to 1 and FS=11 */
  119. frame->mstatus = 0x00001880;
  120. return stk;
  121. }
  122. /*
  123. * trigger soft interrupt
  124. */
  125. void sw_setpend(void)
  126. {
  127. NVIC_SetPendingIRQ(Software_IRQn);
  128. }
  129. /*
  130. * clear soft interrupt
  131. */
  132. void sw_clearpend(void)
  133. {
  134. NVIC_ClearPendingIRQ(Software_IRQn);
  135. }
  136. /*
  137. * disable interrupt and save mstatus
  138. */
  139. rt_base_t rt_hw_interrupt_disable(void)
  140. {
  141. register rt_base_t value = 0;
  142. asm("csrrw %0, mstatus, %1":"=r"(value):"r"(0x1800));
  143. return value;
  144. }
  145. /*
  146. * enable interrupt and resume mstatus
  147. */
  148. void rt_hw_interrupt_enable(rt_base_t level)
  149. {
  150. asm("csrw mstatus, %0": :"r"(level));
  151. }
  152. /*
  153. * #ifdef RT_USING_SMP
  154. * void rt_hw_context_switch_interrupt(void *context, rt_ubase_t from, rt_ubase_t to, struct rt_thread *to_thread);
  155. * #else
  156. * void rt_hw_context_switch_interrupt(rt_ubase_t from, rt_ubase_t to);
  157. * #endif
  158. */
  159. void rt_hw_context_switch_interrupt(rt_ubase_t from, rt_ubase_t to)
  160. {
  161. if (rt_thread_switch_interrupt_flag == 0)
  162. rt_interrupt_from_thread = from;
  163. rt_interrupt_to_thread = to;
  164. rt_thread_switch_interrupt_flag = 1;
  165. /* switch just in sw_handler */
  166. sw_setpend();
  167. }
  168. /* shutdown CPU */
  169. void rt_hw_cpu_shutdown(void)
  170. {
  171. rt_base_t level;
  172. rt_kprintf("shutdown...\n");
  173. level = rt_hw_interrupt_disable();
  174. while (level)
  175. {
  176. RT_ASSERT(0);
  177. }
  178. }