1
0

drv_gpio.c 8.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335
  1. /*
  2. * Copyright (c) 2006-2022, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2022-07-1 Rbb666 first version
  9. */
  10. #include "drv_gpio.h"
  11. #ifdef RT_USING_PIN
  12. #define PIN_GET(pin) ((uint8_t)(((uint8_t)pin) & 0x07U))
  13. #define PORT_GET(pin) ((uint8_t)(((uint8_t)pin) >> 3U))
  14. #define __IFX_PORT_MAX 15u
  15. #define PIN_IFXPORT_MAX __IFX_PORT_MAX
  16. static const struct pin_irq_map pin_irq_map[] =
  17. {
  18. {CYHAL_PORT_0, ioss_interrupts_gpio_0_IRQn},
  19. {CYHAL_PORT_1, ioss_interrupts_gpio_1_IRQn},
  20. {CYHAL_PORT_2, ioss_interrupts_gpio_2_IRQn},
  21. {CYHAL_PORT_3, ioss_interrupts_gpio_3_IRQn},
  22. {CYHAL_PORT_4, ioss_interrupts_gpio_4_IRQn},
  23. {CYHAL_PORT_5, ioss_interrupts_gpio_5_IRQn},
  24. {CYHAL_PORT_6, ioss_interrupts_gpio_6_IRQn},
  25. {CYHAL_PORT_7, ioss_interrupts_gpio_7_IRQn},
  26. {CYHAL_PORT_8, ioss_interrupts_gpio_8_IRQn},
  27. {CYHAL_PORT_9, ioss_interrupts_gpio_9_IRQn},
  28. {CYHAL_PORT_10, ioss_interrupts_gpio_10_IRQn},
  29. {CYHAL_PORT_11, ioss_interrupts_gpio_11_IRQn},
  30. {CYHAL_PORT_12, ioss_interrupts_gpio_12_IRQn},
  31. {CYHAL_PORT_13, ioss_interrupts_gpio_13_IRQn},
  32. {CYHAL_PORT_14, ioss_interrupts_gpio_14_IRQn},
  33. };
  34. static struct rt_pin_irq_hdr pin_irq_handler_tab[] =
  35. {
  36. {-1, 0, RT_NULL, RT_NULL},
  37. {-1, 0, RT_NULL, RT_NULL},
  38. {-1, 0, RT_NULL, RT_NULL},
  39. {-1, 0, RT_NULL, RT_NULL},
  40. {-1, 0, RT_NULL, RT_NULL},
  41. {-1, 0, RT_NULL, RT_NULL},
  42. {-1, 0, RT_NULL, RT_NULL},
  43. {-1, 0, RT_NULL, RT_NULL},
  44. {-1, 0, RT_NULL, RT_NULL},
  45. {-1, 0, RT_NULL, RT_NULL},
  46. {-1, 0, RT_NULL, RT_NULL},
  47. {-1, 0, RT_NULL, RT_NULL},
  48. {-1, 0, RT_NULL, RT_NULL},
  49. {-1, 0, RT_NULL, RT_NULL},
  50. {-1, 0, RT_NULL, RT_NULL},
  51. {-1, 0, RT_NULL, RT_NULL},
  52. };
  53. rt_inline void pin_irq_handler(int irqno)
  54. {
  55. if (pin_irq_handler_tab[irqno].hdr)
  56. {
  57. pin_irq_handler_tab[irqno].hdr(pin_irq_handler_tab[irqno].args);
  58. }
  59. }
  60. void gpio_exint_handler(uint16_t GPIO_Port)
  61. {
  62. pin_irq_handler(GPIO_Port);
  63. }
  64. /* interrupt callback definition*/
  65. static void irq_callback(void *callback_arg, cyhal_gpio_event_t event)
  66. {
  67. /* To avoid compiler warnings */
  68. (void) callback_arg;
  69. (void) event;
  70. /* enter interrupt */
  71. rt_interrupt_enter();
  72. gpio_exint_handler(*(rt_uint16_t *)callback_arg);
  73. /* leave interrupt */
  74. rt_interrupt_leave();
  75. }
  76. cyhal_gpio_callback_data_t irq_cb_data;
  77. static void ifx_pin_mode(rt_device_t dev, rt_base_t pin, rt_base_t mode)
  78. {
  79. rt_uint16_t gpio_pin;
  80. if (PORT_GET(pin) < PIN_IFXPORT_MAX)
  81. {
  82. gpio_pin = pin;
  83. }
  84. else
  85. {
  86. return;
  87. }
  88. switch (mode)
  89. {
  90. case PIN_MODE_OUTPUT:
  91. cyhal_gpio_init(gpio_pin, CYHAL_GPIO_DIR_OUTPUT, CYHAL_GPIO_DRIVE_STRONG, true);
  92. break;
  93. case PIN_MODE_INPUT:
  94. cyhal_gpio_init(gpio_pin, CYHAL_GPIO_DIR_INPUT, CYHAL_GPIO_DRIVE_NONE, false);
  95. break;
  96. case PIN_MODE_INPUT_PULLUP:
  97. cyhal_gpio_init(gpio_pin, CYHAL_GPIO_DIR_BIDIRECTIONAL, CYHAL_GPIO_DRIVE_PULLUP, true);
  98. break;
  99. case PIN_MODE_INPUT_PULLDOWN:
  100. cyhal_gpio_init(gpio_pin, CYHAL_GPIO_DIR_BIDIRECTIONAL, CYHAL_GPIO_DRIVE_PULLDOWN, false);
  101. break;
  102. case PIN_MODE_OUTPUT_OD:
  103. cyhal_gpio_init(gpio_pin, CYHAL_GPIO_DIR_BIDIRECTIONAL, CYHAL_GPIO_DRIVE_PULLUP, true);
  104. break;
  105. }
  106. }
  107. static void ifx_pin_write(rt_device_t dev, rt_base_t pin, rt_base_t value)
  108. {
  109. rt_uint16_t gpio_pin;
  110. if (PORT_GET(pin) < PIN_IFXPORT_MAX)
  111. {
  112. gpio_pin = pin;
  113. }
  114. else
  115. {
  116. return;
  117. }
  118. cyhal_gpio_write(gpio_pin, value);
  119. }
  120. static int ifx_pin_read(rt_device_t dev, rt_base_t pin)
  121. {
  122. rt_uint16_t gpio_pin;
  123. if (PORT_GET(pin) < PIN_IFXPORT_MAX)
  124. {
  125. gpio_pin = pin;
  126. }
  127. else
  128. {
  129. return -RT_ERROR;
  130. }
  131. return cyhal_gpio_read(gpio_pin);
  132. }
  133. static rt_err_t ifx_pin_attach_irq(struct rt_device *device, rt_int32_t pin,
  134. rt_uint32_t mode, void (*hdr)(void *args), void *args)
  135. {
  136. rt_uint16_t gpio_port;
  137. rt_uint16_t gpio_pin;
  138. rt_base_t level;
  139. if (PORT_GET(pin) < PIN_IFXPORT_MAX)
  140. {
  141. gpio_port = PORT_GET(pin);
  142. gpio_pin = pin;
  143. }
  144. else
  145. {
  146. return -RT_ERROR;
  147. }
  148. level = rt_hw_interrupt_disable();
  149. if (pin_irq_handler_tab[gpio_port].pin == pin &&
  150. pin_irq_handler_tab[gpio_port].hdr == hdr &&
  151. pin_irq_handler_tab[gpio_port].mode == mode &&
  152. pin_irq_handler_tab[gpio_port].args == args)
  153. {
  154. rt_hw_interrupt_enable(level);
  155. return RT_EOK;
  156. }
  157. if (pin_irq_handler_tab[gpio_port].pin != -1)
  158. {
  159. rt_hw_interrupt_enable(level);
  160. return RT_EBUSY;
  161. }
  162. pin_irq_handler_tab[gpio_port].pin = pin;
  163. pin_irq_handler_tab[gpio_port].hdr = hdr;
  164. pin_irq_handler_tab[gpio_port].mode = mode;
  165. pin_irq_handler_tab[gpio_port].args = args;
  166. rt_hw_interrupt_enable(level);
  167. return RT_EOK;
  168. }
  169. static rt_err_t ifx_pin_dettach_irq(struct rt_device *device, rt_int32_t pin)
  170. {
  171. rt_uint16_t gpio_port;
  172. rt_uint16_t gpio_pin;
  173. rt_base_t level;
  174. if (PORT_GET(pin) < PIN_IFXPORT_MAX)
  175. {
  176. gpio_port = PORT_GET(pin);
  177. gpio_pin = pin;
  178. }
  179. else
  180. {
  181. return -RT_ERROR;
  182. }
  183. level = rt_hw_interrupt_disable();
  184. if (pin_irq_handler_tab[gpio_port].pin == -1)
  185. {
  186. rt_hw_interrupt_enable(level);
  187. return RT_EOK;
  188. }
  189. pin_irq_handler_tab[gpio_port].pin = -1;
  190. pin_irq_handler_tab[gpio_port].hdr = RT_NULL;
  191. pin_irq_handler_tab[gpio_port].mode = 0;
  192. pin_irq_handler_tab[gpio_port].args = RT_NULL;
  193. rt_hw_interrupt_enable(level);
  194. return RT_EOK;
  195. }
  196. static rt_err_t ifx_pin_irq_enable(struct rt_device *device, rt_base_t pin,
  197. rt_uint32_t enabled)
  198. {
  199. rt_uint16_t gpio_port;
  200. rt_uint16_t gpio_pin;
  201. rt_base_t level;
  202. rt_uint8_t pin_irq_mode;
  203. const struct pin_irq_map *irqmap;
  204. if (PORT_GET(pin) < PIN_IFXPORT_MAX)
  205. {
  206. gpio_port = PORT_GET(pin);
  207. gpio_pin = pin;
  208. }
  209. else
  210. {
  211. return -RT_ERROR;
  212. }
  213. if (enabled == PIN_IRQ_ENABLE)
  214. {
  215. level = rt_hw_interrupt_disable();
  216. if (pin_irq_handler_tab[gpio_port].pin == -1)
  217. {
  218. rt_hw_interrupt_enable(level);
  219. return -RT_EINVAL;
  220. }
  221. irqmap = &pin_irq_map[gpio_port];
  222. irq_cb_data.callback = irq_callback;
  223. irq_cb_data.callback_arg = (rt_uint16_t *)&pin_irq_map[gpio_port].port;
  224. cyhal_gpio_register_callback(gpio_pin, &irq_cb_data);
  225. Cy_GPIO_ClearInterrupt(CYHAL_GET_PORTADDR(gpio_pin), CYHAL_GET_PIN(gpio_pin));
  226. switch (pin_irq_handler_tab[gpio_port].mode)
  227. {
  228. case PIN_IRQ_MODE_RISING:
  229. pin_irq_mode = CYHAL_GPIO_IRQ_RISE;
  230. break;
  231. case PIN_IRQ_MODE_FALLING:
  232. pin_irq_mode = CYHAL_GPIO_IRQ_FALL;
  233. break;
  234. case PIN_IRQ_MODE_RISING_FALLING:
  235. pin_irq_mode = CYHAL_GPIO_IRQ_BOTH;
  236. break;
  237. default:
  238. break;
  239. }
  240. cyhal_gpio_enable_event(gpio_pin, pin_irq_mode, GPIO_INTERRUPT_PRIORITY, RT_TRUE);
  241. rt_hw_interrupt_enable(level);
  242. }
  243. else if (enabled == PIN_IRQ_DISABLE)
  244. {
  245. level = rt_hw_interrupt_disable();
  246. Cy_GPIO_Port_Deinit(CYHAL_GET_PORTADDR(gpio_pin));
  247. #if !defined(COMPONENT_CAT1C)
  248. IRQn_Type irqn = (IRQn_Type)(irqmap->irqno + PORT_GET(irqmap->port));
  249. #endif
  250. _cyhal_irq_disable(irqn);
  251. rt_hw_interrupt_enable(level);
  252. }
  253. else
  254. {
  255. return -RT_EINVAL;
  256. }
  257. return RT_EOK;
  258. }
  259. const static struct rt_pin_ops _ifx_pin_ops =
  260. {
  261. ifx_pin_mode,
  262. ifx_pin_write,
  263. ifx_pin_read,
  264. ifx_pin_attach_irq,
  265. ifx_pin_dettach_irq,
  266. ifx_pin_irq_enable,
  267. RT_NULL,
  268. };
  269. int rt_hw_pin_init(void)
  270. {
  271. return rt_device_pin_register("pin", &_ifx_pin_ops, RT_NULL);
  272. }
  273. #endif /* RT_USING_PIN */