board.c 1.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657
  1. /*
  2. * Copyright (c) 2006-2021, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2018-11-06 SummerGift first version
  9. * 2019-01-08 AndeyQi add stm32f446-st-nucleo bsp
  10. */
  11. #include "board.h"
  12. void SystemClock_Config(void)
  13. {
  14. RCC_OscInitTypeDef RCC_OscInitStruct = {0};
  15. RCC_ClkInitTypeDef RCC_ClkInitStruct = {0};
  16. /**Configure the main internal regulator output voltage
  17. */
  18. __HAL_RCC_PWR_CLK_ENABLE();
  19. __HAL_PWR_VOLTAGESCALING_CONFIG(PWR_REGULATOR_VOLTAGE_SCALE1);
  20. /**Initializes the CPU, AHB and APB busses clocks
  21. */
  22. RCC_OscInitStruct.OscillatorType = RCC_OSCILLATORTYPE_HSE;
  23. RCC_OscInitStruct.HSEState = RCC_HSE_ON;
  24. RCC_OscInitStruct.PLL.PLLState = RCC_PLL_ON;
  25. RCC_OscInitStruct.PLL.PLLSource = RCC_PLLSOURCE_HSE;
  26. RCC_OscInitStruct.PLL.PLLM = 4;
  27. RCC_OscInitStruct.PLL.PLLN = 180;
  28. RCC_OscInitStruct.PLL.PLLP = RCC_PLLP_DIV2;
  29. RCC_OscInitStruct.PLL.PLLQ = 2;
  30. RCC_OscInitStruct.PLL.PLLR = 2;
  31. if (HAL_RCC_OscConfig(&RCC_OscInitStruct) != HAL_OK)
  32. {
  33. Error_Handler();
  34. }
  35. /**Activate the Over-Drive mode
  36. */
  37. if (HAL_PWREx_EnableOverDrive() != HAL_OK)
  38. {
  39. Error_Handler();
  40. }
  41. /**Initializes the CPU, AHB and APB busses clocks
  42. */
  43. RCC_ClkInitStruct.ClockType = RCC_CLOCKTYPE_HCLK|RCC_CLOCKTYPE_SYSCLK
  44. |RCC_CLOCKTYPE_PCLK1|RCC_CLOCKTYPE_PCLK2;
  45. RCC_ClkInitStruct.SYSCLKSource = RCC_SYSCLKSOURCE_PLLCLK;
  46. RCC_ClkInitStruct.AHBCLKDivider = RCC_SYSCLK_DIV1;
  47. RCC_ClkInitStruct.APB1CLKDivider = RCC_HCLK_DIV4;
  48. RCC_ClkInitStruct.APB2CLKDivider = RCC_HCLK_DIV2;
  49. if (HAL_RCC_ClockConfig(&RCC_ClkInitStruct, FLASH_LATENCY_5) != HAL_OK)
  50. {
  51. Error_Handler();
  52. }
  53. }