drv_sdio.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882
  1. /*
  2. * Copyright (c) 2006-2023, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2023-03-14 luobeihai first version
  9. */
  10. #include "board.h"
  11. #include "drv_sdio.h"
  12. #ifdef BSP_USING_SDIO
  13. //#define DRV_DEBUG
  14. #define LOG_TAG "drv.sdio"
  15. #include <drv_log.h>
  16. static struct apm32_sdio_config sdio_config = SDIO_BUS_CONFIG;
  17. static struct apm32_sdio_class sdio_obj;
  18. static struct rt_mmcsd_host *host;
  19. #define SDIO_TX_RX_COMPLETE_TIMEOUT_LOOPS (100000)
  20. #define RTHW_SDIO_LOCK(_sdio) rt_mutex_take(&_sdio->mutex, RT_WAITING_FOREVER)
  21. #define RTHW_SDIO_UNLOCK(_sdio) rt_mutex_release(&_sdio->mutex);
  22. struct sdio_pkg
  23. {
  24. struct rt_mmcsd_cmd *cmd;
  25. void *buff;
  26. rt_uint32_t flag;
  27. };
  28. struct rthw_sdio
  29. {
  30. struct rt_mmcsd_host *host;
  31. struct apm32_sdio_des sdio_des;
  32. struct rt_event event;
  33. struct rt_mutex mutex;
  34. struct sdio_pkg *pkg;
  35. };
  36. rt_align(SDIO_ALIGN_LEN)
  37. static rt_uint8_t cache_buf[SDIO_BUFF_SIZE];
  38. static rt_uint32_t apm32_sdio_clk_get(struct apm32_sdio *hw_sdio)
  39. {
  40. return SDIO_CLOCK_FREQ;
  41. }
  42. /**
  43. * @brief This function get order from sdio.
  44. * @param data
  45. * @retval sdio order
  46. */
  47. static int get_order(rt_uint32_t data)
  48. {
  49. int order = 0;
  50. switch (data)
  51. {
  52. case 1:
  53. order = 0;
  54. break;
  55. case 2:
  56. order = 1;
  57. break;
  58. case 4:
  59. order = 2;
  60. break;
  61. case 8:
  62. order = 3;
  63. break;
  64. case 16:
  65. order = 4;
  66. break;
  67. case 32:
  68. order = 5;
  69. break;
  70. case 64:
  71. order = 6;
  72. break;
  73. case 128:
  74. order = 7;
  75. break;
  76. case 256:
  77. order = 8;
  78. break;
  79. case 512:
  80. order = 9;
  81. break;
  82. case 1024:
  83. order = 10;
  84. break;
  85. case 2048:
  86. order = 11;
  87. break;
  88. case 4096:
  89. order = 12;
  90. break;
  91. case 8192:
  92. order = 13;
  93. break;
  94. case 16384:
  95. order = 14;
  96. break;
  97. default :
  98. order = 0;
  99. break;
  100. }
  101. return order;
  102. }
  103. /**
  104. * @brief This function wait sdio completed.
  105. * @param sdio rthw_sdio
  106. * @retval None
  107. */
  108. static void rthw_sdio_wait_completed(struct rthw_sdio *sdio)
  109. {
  110. rt_uint32_t status;
  111. struct rt_mmcsd_cmd *cmd = sdio->pkg->cmd;
  112. struct rt_mmcsd_data *data = cmd->data;
  113. struct apm32_sdio *hw_sdio = sdio->sdio_des.hw_sdio;
  114. if (rt_event_recv(&sdio->event, 0xffffffff, RT_EVENT_FLAG_OR | RT_EVENT_FLAG_CLEAR,
  115. rt_tick_from_millisecond(5000), &status) != RT_EOK)
  116. {
  117. LOG_E("wait completed timeout");
  118. cmd->err = -RT_ETIMEOUT;
  119. return;
  120. }
  121. if (sdio->pkg == RT_NULL)
  122. {
  123. return;
  124. }
  125. cmd->resp[0] = hw_sdio->resp1;
  126. cmd->resp[1] = hw_sdio->resp2;
  127. cmd->resp[2] = hw_sdio->resp3;
  128. cmd->resp[3] = hw_sdio->resp4;
  129. if (status & HW_SDIO_ERRORS)
  130. {
  131. if ((status & HW_SDIO_IT_CCRCFAIL) && (resp_type(cmd) & (RESP_R3 | RESP_R4)))
  132. {
  133. cmd->err = RT_EOK;
  134. }
  135. else
  136. {
  137. cmd->err = -RT_ERROR;
  138. }
  139. if (status & HW_SDIO_IT_CTIMEOUT)
  140. {
  141. cmd->err = -RT_ETIMEOUT;
  142. }
  143. if (status & HW_SDIO_IT_DCRCFAIL)
  144. {
  145. data->err = -RT_ERROR;
  146. }
  147. if (status & HW_SDIO_IT_DTIMEOUT)
  148. {
  149. data->err = -RT_ETIMEOUT;
  150. }
  151. if (cmd->err == RT_EOK)
  152. {
  153. LOG_D("sta:0x%08X [%08X %08X %08X %08X]", status, cmd->resp[0], cmd->resp[1], cmd->resp[2], cmd->resp[3]);
  154. }
  155. else
  156. {
  157. LOG_D("err:0x%08x, %s%s%s%s%s%s%s cmd:%d arg:0x%08x rw:%c len:%d blksize:%d",
  158. status,
  159. status & HW_SDIO_IT_CCRCFAIL ? "CCRCFAIL " : "",
  160. status & HW_SDIO_IT_DCRCFAIL ? "DCRCFAIL " : "",
  161. status & HW_SDIO_IT_CTIMEOUT ? "CTIMEOUT " : "",
  162. status & HW_SDIO_IT_DTIMEOUT ? "DTIMEOUT " : "",
  163. status & HW_SDIO_IT_TXUNDERR ? "TXUNDERR " : "",
  164. status & HW_SDIO_IT_RXOVERR ? "RXOVERR " : "",
  165. status == 0 ? "NULL" : "",
  166. cmd->cmd_code,
  167. cmd->arg,
  168. data ? (data->flags & DATA_DIR_WRITE ? 'w' : 'r') : '-',
  169. data ? data->blks * data->blksize : 0,
  170. data ? data->blksize : 0
  171. );
  172. }
  173. }
  174. else
  175. {
  176. cmd->err = RT_EOK;
  177. LOG_D("sta:0x%08X [%08X %08X %08X %08X]", status, cmd->resp[0], cmd->resp[1], cmd->resp[2], cmd->resp[3]);
  178. }
  179. }
  180. /**
  181. * @brief This function transfer data by dma.
  182. * @param sdio rthw_sdio
  183. * @param pkg sdio package
  184. * @retval None
  185. */
  186. static void rthw_sdio_transfer_by_dma(struct rthw_sdio *sdio, struct sdio_pkg *pkg)
  187. {
  188. struct rt_mmcsd_data *data;
  189. int size;
  190. void *buff;
  191. struct apm32_sdio *hw_sdio;
  192. if ((RT_NULL == pkg) || (RT_NULL == sdio))
  193. {
  194. LOG_E("rthw_sdio_transfer_by_dma invalid args");
  195. return;
  196. }
  197. data = pkg->cmd->data;
  198. if (RT_NULL == data)
  199. {
  200. LOG_E("rthw_sdio_transfer_by_dma invalid args");
  201. return;
  202. }
  203. buff = pkg->buff;
  204. if (RT_NULL == buff)
  205. {
  206. LOG_E("rthw_sdio_transfer_by_dma invalid args");
  207. return;
  208. }
  209. hw_sdio = sdio->sdio_des.hw_sdio;
  210. size = data->blks * data->blksize;
  211. if (data->flags & DATA_DIR_WRITE)
  212. {
  213. sdio->sdio_des.txconfig((rt_uint32_t *)buff, (rt_uint32_t *)&hw_sdio->fifo, size);
  214. hw_sdio->dctrl |= HW_SDIO_DMA_ENABLE;
  215. }
  216. else if (data->flags & DATA_DIR_READ)
  217. {
  218. sdio->sdio_des.rxconfig((rt_uint32_t *)&hw_sdio->fifo, (rt_uint32_t *)buff, size);
  219. hw_sdio->dctrl |= HW_SDIO_DMA_ENABLE | HW_SDIO_DPSM_ENABLE;
  220. }
  221. }
  222. /**
  223. * @brief This function send command.
  224. * @param sdio rthw_sdio
  225. * @param pkg sdio package
  226. * @retval None
  227. */
  228. static void rthw_sdio_send_command(struct rthw_sdio *sdio, struct sdio_pkg *pkg)
  229. {
  230. struct rt_mmcsd_cmd *cmd = pkg->cmd;
  231. struct rt_mmcsd_data *data = cmd->data;
  232. struct apm32_sdio *hw_sdio = sdio->sdio_des.hw_sdio;
  233. rt_uint32_t reg_cmd;
  234. /* save pkg */
  235. sdio->pkg = pkg;
  236. LOG_D("CMD:%d ARG:0x%08x RES:%s%s%s%s%s%s%s%s%s rw:%c len:%d blksize:%d",
  237. cmd->cmd_code,
  238. cmd->arg,
  239. resp_type(cmd) == RESP_NONE ? "NONE" : "",
  240. resp_type(cmd) == RESP_R1 ? "R1" : "",
  241. resp_type(cmd) == RESP_R1B ? "R1B" : "",
  242. resp_type(cmd) == RESP_R2 ? "R2" : "",
  243. resp_type(cmd) == RESP_R3 ? "R3" : "",
  244. resp_type(cmd) == RESP_R4 ? "R4" : "",
  245. resp_type(cmd) == RESP_R5 ? "R5" : "",
  246. resp_type(cmd) == RESP_R6 ? "R6" : "",
  247. resp_type(cmd) == RESP_R7 ? "R7" : "",
  248. data ? (data->flags & DATA_DIR_WRITE ? 'w' : 'r') : '-',
  249. data ? data->blks * data->blksize : 0,
  250. data ? data->blksize : 0
  251. );
  252. /* config cmd reg */
  253. reg_cmd = cmd->cmd_code | HW_SDIO_CPSM_ENABLE;
  254. if (resp_type(cmd) == RESP_NONE)
  255. reg_cmd |= HW_SDIO_RESPONSE_NO;
  256. else if (resp_type(cmd) == RESP_R2)
  257. reg_cmd |= HW_SDIO_RESPONSE_LONG;
  258. else
  259. reg_cmd |= HW_SDIO_RESPONSE_SHORT;
  260. /* config data reg */
  261. if (data != RT_NULL)
  262. {
  263. rt_uint32_t dir = 0;
  264. rt_uint32_t size = data->blks * data->blksize;
  265. int order;
  266. hw_sdio->dctrl = 0;
  267. hw_sdio->dtimer = HW_SDIO_DATATIMEOUT;
  268. hw_sdio->dlen = size;
  269. order = get_order(data->blksize);
  270. dir = (data->flags & DATA_DIR_READ) ? HW_SDIO_TO_HOST : 0;
  271. hw_sdio->dctrl = HW_SDIO_IO_ENABLE | (order << 4) | dir;
  272. }
  273. /* transfer config */
  274. if (data != RT_NULL)
  275. {
  276. rthw_sdio_transfer_by_dma(sdio, pkg);
  277. }
  278. /* open irq */
  279. hw_sdio->mask |= HW_SDIO_IT_CMDSENT | HW_SDIO_IT_CMDREND | HW_SDIO_ERRORS;
  280. if (data != RT_NULL)
  281. {
  282. hw_sdio->mask |= HW_SDIO_IT_DATAEND;
  283. }
  284. /* send cmd */
  285. hw_sdio->arg = cmd->arg;
  286. hw_sdio->cmd = reg_cmd;
  287. /* wait completed */
  288. rthw_sdio_wait_completed(sdio);
  289. /* Waiting for data to be sent to completion */
  290. if (data != RT_NULL)
  291. {
  292. volatile rt_uint32_t count = SDIO_TX_RX_COMPLETE_TIMEOUT_LOOPS;
  293. while (count && (hw_sdio->sta & (HW_SDIO_IT_TXACT | HW_SDIO_IT_RXACT)))
  294. {
  295. count--;
  296. }
  297. if ((count == 0) || (hw_sdio->sta & HW_SDIO_ERRORS))
  298. {
  299. cmd->err = -RT_ERROR;
  300. }
  301. }
  302. /* close irq, keep sdio irq */
  303. hw_sdio->mask = hw_sdio->mask & HW_SDIO_IT_SDIOIT ? HW_SDIO_IT_SDIOIT : 0x00;
  304. /* clear pkg */
  305. sdio->pkg = RT_NULL;
  306. }
  307. /**
  308. * @brief This function send sdio request.
  309. * @param host rt_mmcsd_host
  310. * @param req request
  311. * @retval None
  312. */
  313. static void rthw_sdio_request(struct rt_mmcsd_host *host, struct rt_mmcsd_req *req)
  314. {
  315. struct sdio_pkg pkg;
  316. struct rthw_sdio *sdio = host->private_data;
  317. struct rt_mmcsd_data *data;
  318. RTHW_SDIO_LOCK(sdio);
  319. if (req->cmd != RT_NULL)
  320. {
  321. rt_memset(&pkg, 0, sizeof(pkg));
  322. data = req->cmd->data;
  323. pkg.cmd = req->cmd;
  324. if (data != RT_NULL)
  325. {
  326. rt_uint32_t size = data->blks * data->blksize;
  327. RT_ASSERT(size <= SDIO_BUFF_SIZE);
  328. pkg.buff = data->buf;
  329. if ((rt_uint32_t)data->buf & (SDIO_ALIGN_LEN - 1))
  330. {
  331. pkg.buff = cache_buf;
  332. if (data->flags & DATA_DIR_WRITE)
  333. {
  334. rt_memcpy(cache_buf, data->buf, size);
  335. }
  336. }
  337. }
  338. rthw_sdio_send_command(sdio, &pkg);
  339. if ((data != RT_NULL) && (data->flags & DATA_DIR_READ) && ((rt_uint32_t)data->buf & (SDIO_ALIGN_LEN - 1)))
  340. {
  341. rt_memcpy(data->buf, cache_buf, data->blksize * data->blks);
  342. }
  343. }
  344. if (req->stop != RT_NULL)
  345. {
  346. rt_memset(&pkg, 0, sizeof(pkg));
  347. pkg.cmd = req->stop;
  348. rthw_sdio_send_command(sdio, &pkg);
  349. }
  350. RTHW_SDIO_UNLOCK(sdio);
  351. mmcsd_req_complete(sdio->host);
  352. }
  353. /**
  354. * @brief This function config sdio.
  355. * @param host rt_mmcsd_host
  356. * @param io_cfg rt_mmcsd_io_cfg
  357. * @retval None
  358. */
  359. static void rthw_sdio_iocfg(struct rt_mmcsd_host *host, struct rt_mmcsd_io_cfg *io_cfg)
  360. {
  361. rt_uint32_t clkcr, div, clk_src;
  362. rt_uint32_t clk = io_cfg->clock;
  363. struct rthw_sdio *sdio = host->private_data;
  364. struct apm32_sdio *hw_sdio = sdio->sdio_des.hw_sdio;
  365. clk_src = sdio->sdio_des.clk_get(sdio->sdio_des.hw_sdio);
  366. if (clk_src < 400 * 1000)
  367. {
  368. LOG_E("The clock rate is too low! rata:%d", clk_src);
  369. return;
  370. }
  371. if (clk > host->freq_max) clk = host->freq_max;
  372. if (clk > clk_src)
  373. {
  374. LOG_W("Setting rate is greater than clock source rate.");
  375. clk = clk_src;
  376. }
  377. LOG_D("clk:%d width:%s%s%s power:%s%s%s",
  378. clk,
  379. io_cfg->bus_width == MMCSD_BUS_WIDTH_8 ? "8" : "",
  380. io_cfg->bus_width == MMCSD_BUS_WIDTH_4 ? "4" : "",
  381. io_cfg->bus_width == MMCSD_BUS_WIDTH_1 ? "1" : "",
  382. io_cfg->power_mode == MMCSD_POWER_OFF ? "OFF" : "",
  383. io_cfg->power_mode == MMCSD_POWER_UP ? "UP" : "",
  384. io_cfg->power_mode == MMCSD_POWER_ON ? "ON" : ""
  385. );
  386. RTHW_SDIO_LOCK(sdio);
  387. div = clk_src / clk;
  388. if ((clk == 0) || (div == 0))
  389. {
  390. clkcr = 0;
  391. }
  392. else
  393. {
  394. if (div < 2)
  395. {
  396. div = 2;
  397. }
  398. else if (div > 0xFF)
  399. {
  400. div = 0xFF;
  401. }
  402. div -= 2;
  403. clkcr = div | HW_SDIO_CLK_ENABLE;
  404. }
  405. if (io_cfg->bus_width == MMCSD_BUS_WIDTH_8)
  406. {
  407. clkcr |= HW_SDIO_BUSWIDE_8B;
  408. }
  409. else if (io_cfg->bus_width == MMCSD_BUS_WIDTH_4)
  410. {
  411. clkcr |= HW_SDIO_BUSWIDE_4B;
  412. }
  413. else
  414. {
  415. clkcr |= HW_SDIO_BUSWIDE_1B;
  416. }
  417. hw_sdio->clkcr = clkcr;
  418. switch (io_cfg->power_mode)
  419. {
  420. case MMCSD_POWER_OFF:
  421. hw_sdio->power = HW_SDIO_POWER_OFF;
  422. break;
  423. case MMCSD_POWER_UP:
  424. hw_sdio->power = HW_SDIO_POWER_UP;
  425. break;
  426. case MMCSD_POWER_ON:
  427. hw_sdio->power = HW_SDIO_POWER_ON;
  428. break;
  429. default:
  430. LOG_W("unknown power_mode %d", io_cfg->power_mode);
  431. break;
  432. }
  433. RTHW_SDIO_UNLOCK(sdio);
  434. }
  435. /**
  436. * @brief This function update sdio interrupt.
  437. * @param host rt_mmcsd_host
  438. * @param enable
  439. * @retval None
  440. */
  441. void rthw_sdio_irq_update(struct rt_mmcsd_host *host, rt_int32_t enable)
  442. {
  443. struct rthw_sdio *sdio = host->private_data;
  444. struct apm32_sdio *hw_sdio = sdio->sdio_des.hw_sdio;
  445. if (enable)
  446. {
  447. LOG_D("enable sdio irq");
  448. hw_sdio->mask |= HW_SDIO_IT_SDIOIT;
  449. }
  450. else
  451. {
  452. LOG_D("disable sdio irq");
  453. hw_sdio->mask &= ~HW_SDIO_IT_SDIOIT;
  454. }
  455. }
  456. /**
  457. * @brief This function detect sdcard.
  458. * @param host rt_mmcsd_host
  459. * @retval 0x01
  460. */
  461. static rt_int32_t rthw_sd_detect(struct rt_mmcsd_host *host)
  462. {
  463. LOG_D("try to detect device");
  464. return 0x01;
  465. }
  466. /**
  467. * @brief This function interrupt process function.
  468. * @param host rt_mmcsd_host
  469. * @retval None
  470. */
  471. void rthw_sdio_irq_process(struct rt_mmcsd_host *host)
  472. {
  473. int complete = 0;
  474. struct rthw_sdio *sdio = host->private_data;
  475. struct apm32_sdio *hw_sdio = sdio->sdio_des.hw_sdio;
  476. rt_uint32_t intstatus = hw_sdio->sta;
  477. if (intstatus & HW_SDIO_ERRORS)
  478. {
  479. hw_sdio->icr = HW_SDIO_ERRORS;
  480. complete = 1;
  481. }
  482. else
  483. {
  484. if (intstatus & HW_SDIO_IT_CMDREND)
  485. {
  486. hw_sdio->icr = HW_SDIO_IT_CMDREND;
  487. if (sdio->pkg != RT_NULL)
  488. {
  489. if (!sdio->pkg->cmd->data)
  490. {
  491. complete = 1;
  492. }
  493. else if ((sdio->pkg->cmd->data->flags & DATA_DIR_WRITE))
  494. {
  495. hw_sdio->dctrl |= HW_SDIO_DPSM_ENABLE;
  496. }
  497. }
  498. }
  499. if (intstatus & HW_SDIO_IT_CMDSENT)
  500. {
  501. hw_sdio->icr = HW_SDIO_IT_CMDSENT;
  502. if (resp_type(sdio->pkg->cmd) == RESP_NONE)
  503. {
  504. complete = 1;
  505. }
  506. }
  507. if (intstatus & HW_SDIO_IT_DATAEND)
  508. {
  509. hw_sdio->icr = HW_SDIO_IT_DATAEND;
  510. complete = 1;
  511. }
  512. }
  513. if ((intstatus & HW_SDIO_IT_SDIOIT) && (hw_sdio->mask & HW_SDIO_IT_SDIOIT))
  514. {
  515. hw_sdio->icr = HW_SDIO_IT_SDIOIT;
  516. sdio_irq_wakeup(host);
  517. }
  518. if (complete)
  519. {
  520. hw_sdio->mask &= ~HW_SDIO_ERRORS;
  521. rt_event_send(&sdio->event, intstatus);
  522. }
  523. }
  524. static const struct rt_mmcsd_host_ops ops =
  525. {
  526. rthw_sdio_request,
  527. rthw_sdio_iocfg,
  528. rthw_sd_detect,
  529. rthw_sdio_irq_update,
  530. };
  531. /**
  532. * @brief This function create mmcsd host.
  533. * @param sdio_des apm32_sdio_des
  534. * @retval rt_mmcsd_host
  535. */
  536. struct rt_mmcsd_host *sdio_host_create(struct apm32_sdio_des *sdio_des)
  537. {
  538. struct rt_mmcsd_host *host;
  539. struct rthw_sdio *sdio = RT_NULL;
  540. if ((sdio_des == RT_NULL) || (sdio_des->txconfig == RT_NULL) || (sdio_des->rxconfig == RT_NULL))
  541. {
  542. LOG_E("L:%d F:%s %s %s %s",
  543. (sdio_des == RT_NULL ? "sdio_des is NULL" : ""),
  544. (sdio_des ? (sdio_des->txconfig ? "txconfig is NULL" : "") : ""),
  545. (sdio_des ? (sdio_des->rxconfig ? "rxconfig is NULL" : "") : "")
  546. );
  547. return RT_NULL;
  548. }
  549. sdio = rt_malloc(sizeof(struct rthw_sdio));
  550. if (sdio == RT_NULL)
  551. {
  552. LOG_E("L:%d F:%s malloc rthw_sdio fail");
  553. return RT_NULL;
  554. }
  555. rt_memset(sdio, 0, sizeof(struct rthw_sdio));
  556. host = mmcsd_alloc_host();
  557. if (host == RT_NULL)
  558. {
  559. LOG_E("L:%d F:%s mmcsd alloc host fail");
  560. rt_free(sdio);
  561. return RT_NULL;
  562. }
  563. rt_memcpy(&sdio->sdio_des, sdio_des, sizeof(struct apm32_sdio_des));
  564. sdio->sdio_des.hw_sdio = (sdio_des->hw_sdio == RT_NULL ? (struct apm32_sdio *)SDIO_BASE_ADDRESS : sdio_des->hw_sdio);
  565. sdio->sdio_des.clk_get = (sdio_des->clk_get == RT_NULL ? apm32_sdio_clk_get : sdio_des->clk_get);
  566. rt_event_init(&sdio->event, "sdio", RT_IPC_FLAG_FIFO);
  567. rt_mutex_init(&sdio->mutex, "sdio", RT_IPC_FLAG_PRIO);
  568. /* set host defautl attributes */
  569. host->ops = &ops;
  570. host->freq_min = 400 * 1000;
  571. host->freq_max = SDIO_MAX_FREQ;
  572. host->valid_ocr = 0X00FFFF80;/* The voltage range supported is 1.65v-3.6v */
  573. #ifndef SDIO_USING_1_BIT
  574. host->flags = MMCSD_BUSWIDTH_4 | MMCSD_MUTBLKWRITE | MMCSD_SUP_SDIO_IRQ;
  575. #else
  576. host->flags = MMCSD_MUTBLKWRITE | MMCSD_SUP_SDIO_IRQ;
  577. #endif
  578. host->max_seg_size = SDIO_BUFF_SIZE;
  579. host->max_dma_segs = 1;
  580. host->max_blk_size = 512;
  581. host->max_blk_count = 512;
  582. /* link up host and sdio */
  583. sdio->host = host;
  584. host->private_data = sdio;
  585. rthw_sdio_irq_update(host, 1);
  586. /* ready to change */
  587. mmcsd_change(host);
  588. return host;
  589. }
  590. /**
  591. * @brief This function configures the DMATX.
  592. * @param BufferSRC: pointer to the source buffer
  593. * @param BufferSize: buffer size
  594. * @retval None
  595. */
  596. void SD_LowLevel_DMA_TxConfig(uint32_t *src, uint32_t *dst, uint32_t BufferSize)
  597. {
  598. DMA_Config_T DMA_InitStructure;
  599. static uint32_t size = 0;
  600. size += BufferSize * 4;
  601. sdio_obj.cfg = &sdio_config;
  602. sdio_obj.dma.handle_tx = sdio_config.dma_tx.Instance;
  603. #if defined (SOC_SERIES_APM32F1)
  604. /* clear DMA flag */
  605. DMA_ClearStatusFlag(DMA2_FLAG_GINT4 | DMA2_FLAG_TC4 | DMA2_FLAG_HT4 | DMA2_FLAG_TERR4);
  606. /* Disable DMA */
  607. DMA_Disable(sdio_obj.dma.handle_rx);
  608. DMA_InitStructure.dir = DMA_DIR_PERIPHERAL_DST;
  609. DMA_InitStructure.bufferSize = BufferSize;
  610. DMA_InitStructure.memoryBaseAddr = (uint32_t)src;
  611. DMA_InitStructure.memoryDataSize = DMA_MEMORY_DATA_SIZE_WOED;
  612. DMA_InitStructure.memoryInc = DMA_MEMORY_INC_ENABLE;
  613. DMA_InitStructure.peripheralBaseAddr = (uint32_t)dst;
  614. DMA_InitStructure.peripheralDataSize = DMA_PERIPHERAL_DATA_SIZE_WOED;
  615. DMA_InitStructure.peripheralInc = DMA_PERIPHERAL_INC_DISABLE;
  616. DMA_InitStructure.priority = DMA_PRIORITY_MEDIUM;
  617. DMA_InitStructure.loopMode = DMA_MODE_NORMAL;
  618. DMA_InitStructure.M2M = DMA_M2MEN_DISABLE;
  619. DMA_Config(sdio_obj.dma.handle_tx, &DMA_InitStructure);
  620. DMA_Enable(sdio_obj.dma.handle_tx);
  621. #elif defined (SOC_SERIES_APM32F4)
  622. /* Wait DMA can be setting */
  623. while (DMA_ReadCmdStatus(sdio_obj.dma.handle_tx) != DISABLE);
  624. /* Clear all DMA intrrupt flag */
  625. DMA_Reset(sdio_obj.dma.handle_tx);
  626. DMA_InitStructure.channel = sdio_config.dma_tx.channel;
  627. DMA_InitStructure.dir = DMA_DIR_MEMORYTOPERIPHERAL;
  628. DMA_InitStructure.bufferSize = BufferSize;
  629. DMA_InitStructure.memoryBaseAddr = (uint32_t)src;
  630. DMA_InitStructure.memoryDataSize = DMA_MEMORY_DATA_SIZE_WORD;
  631. DMA_InitStructure.memoryInc = DMA_MEMORY_INC_ENABLE;
  632. DMA_InitStructure.memoryBurst = DMA_MEMORYBURST_INC4;
  633. DMA_InitStructure.peripheralBaseAddr = (uint32_t)dst;
  634. DMA_InitStructure.peripheralDataSize = DMA_PERIPHERAL_DATA_SIZE_WORD;
  635. DMA_InitStructure.peripheralInc = DMA_PERIPHERAL_INC_DISABLE;
  636. DMA_InitStructure.peripheralBurst = DMA_PERIPHERALBURST_INC4;
  637. DMA_InitStructure.loopMode = DMA_MODE_NORMAL;
  638. DMA_InitStructure.priority = DMA_PRIORITY_MEDIUM;
  639. DMA_InitStructure.fifoMode = DMA_FIFOMODE_ENABLE;
  640. DMA_InitStructure.fifoThreshold = DMA_FIFOTHRESHOLD_FULL;
  641. DMA_Config(sdio_obj.dma.handle_tx, &DMA_InitStructure);
  642. DMA_ConfigFlowController(sdio_obj.dma.handle_tx, DMA_FLOWCTRL_PERIPHERAL);
  643. DMA_Enable(sdio_obj.dma.handle_tx);
  644. #endif
  645. }
  646. /**
  647. * @brief This function configures the DMARX.
  648. * @param BufferDST: pointer to the destination buffer
  649. * @param BufferSize: buffer size
  650. * @retval None
  651. */
  652. void SD_LowLevel_DMA_RxConfig(uint32_t *src, uint32_t *dst, uint32_t BufferSize)
  653. {
  654. DMA_Config_T DMA_InitStructure;
  655. sdio_obj.cfg = &sdio_config;
  656. sdio_obj.dma.handle_rx = sdio_config.dma_rx.Instance;
  657. #if defined (SOC_SERIES_APM32F1)
  658. /* clear DMA flag */
  659. DMA_ClearStatusFlag(DMA2_FLAG_GINT4 | DMA2_FLAG_TC4 | DMA2_FLAG_HT4 | DMA2_FLAG_TERR4);
  660. /* Disable DMA */
  661. DMA_Disable(sdio_obj.dma.handle_rx);
  662. DMA_InitStructure.dir = DMA_DIR_PERIPHERAL_SRC;
  663. DMA_InitStructure.bufferSize = BufferSize;
  664. DMA_InitStructure.memoryBaseAddr = (uint32_t)dst;
  665. DMA_InitStructure.memoryDataSize = DMA_MEMORY_DATA_SIZE_WOED;
  666. DMA_InitStructure.memoryInc = DMA_MEMORY_INC_ENABLE;
  667. DMA_InitStructure.peripheralBaseAddr = (uint32_t)src;
  668. DMA_InitStructure.peripheralDataSize = DMA_PERIPHERAL_DATA_SIZE_WOED;
  669. DMA_InitStructure.peripheralInc = DMA_PERIPHERAL_INC_DISABLE;
  670. DMA_InitStructure.priority = DMA_PRIORITY_MEDIUM;
  671. DMA_InitStructure.loopMode = DMA_MODE_NORMAL;
  672. DMA_InitStructure.M2M = DMA_M2MEN_DISABLE;
  673. DMA_Config(sdio_obj.dma.handle_rx, &DMA_InitStructure);
  674. DMA_Enable(sdio_obj.dma.handle_rx);
  675. #elif defined (SOC_SERIES_APM32F4)
  676. /* Wait DMA can be setting */
  677. while (DMA_ReadCmdStatus(sdio_obj.dma.handle_rx) != DISABLE);
  678. /* Clear all DMA intrrupt flag */
  679. DMA_Reset(sdio_obj.dma.handle_rx);
  680. DMA_InitStructure.channel = sdio_config.dma_rx.channel;
  681. DMA_InitStructure.dir = DMA_DIR_PERIPHERALTOMEMORY;
  682. DMA_InitStructure.bufferSize = BufferSize;
  683. DMA_InitStructure.memoryBaseAddr = (uint32_t)dst;
  684. DMA_InitStructure.memoryDataSize = DMA_MEMORY_DATA_SIZE_WORD;
  685. DMA_InitStructure.memoryInc = DMA_MEMORY_INC_ENABLE;
  686. DMA_InitStructure.memoryBurst = DMA_MEMORYBURST_INC4;
  687. DMA_InitStructure.peripheralBaseAddr = (uint32_t)src;
  688. DMA_InitStructure.peripheralDataSize = DMA_PERIPHERAL_DATA_SIZE_WORD;
  689. DMA_InitStructure.peripheralInc = DMA_PERIPHERAL_INC_DISABLE;
  690. DMA_InitStructure.peripheralBurst = DMA_PERIPHERALBURST_INC4;
  691. DMA_InitStructure.loopMode = DMA_MODE_NORMAL;
  692. DMA_InitStructure.priority = DMA_PRIORITY_MEDIUM;
  693. DMA_InitStructure.fifoMode = DMA_FIFOMODE_ENABLE;
  694. DMA_InitStructure.fifoThreshold = DMA_FIFOTHRESHOLD_FULL;
  695. DMA_Config(sdio_obj.dma.handle_rx, &DMA_InitStructure);
  696. DMA_ConfigFlowController(sdio_obj.dma.handle_rx, DMA_FLOWCTRL_PERIPHERAL);
  697. DMA_Enable(sdio_obj.dma.handle_rx);
  698. #endif
  699. }
  700. /**
  701. * @brief This function get apm32 sdio clock.
  702. * @param hw_sdio: apm32_sdio
  703. * @retval PCLK2Freq
  704. */
  705. static rt_uint32_t apm32_sdio_clock_get(struct apm32_sdio *hw_sdio)
  706. {
  707. return RCM_ReadHCLKFreq();
  708. }
  709. static rt_err_t DMA_TxConfig(rt_uint32_t *src, rt_uint32_t *dst, int Size)
  710. {
  711. SD_LowLevel_DMA_TxConfig((uint32_t *)src, (uint32_t *)dst, Size / 4);
  712. return RT_EOK;
  713. }
  714. static rt_err_t DMA_RxConfig(rt_uint32_t *src, rt_uint32_t *dst, int Size)
  715. {
  716. SD_LowLevel_DMA_RxConfig((uint32_t *)src, (uint32_t *)dst, Size / 4);
  717. return RT_EOK;
  718. }
  719. void SDIO_IRQHandler(void)
  720. {
  721. /* enter interrupt */
  722. rt_interrupt_enter();
  723. /* Process All SDIO Interrupt Sources */
  724. rthw_sdio_irq_process(host);
  725. /* leave interrupt */
  726. rt_interrupt_leave();
  727. }
  728. int rt_hw_sdio_init(void)
  729. {
  730. struct apm32_sdio_des sdio_des;
  731. struct apm32_sdio_config hsd;
  732. hsd.Instance = SDCARD_INSTANCE;
  733. /* enable DMA clock */
  734. #if defined (SOC_SERIES_APM32F1)
  735. SET_BIT(RCM->AHBCLKEN, sdio_config.dma_rx.dma_rcm);
  736. #elif defined (SOC_SERIES_APM32F4)
  737. SET_BIT(RCM->AHB1CLKEN, sdio_config.dma_rx.dma_rcm);
  738. #endif
  739. NVIC_EnableIRQRequest(SDIO_IRQn, 2, 0);
  740. /* apm32 sdio gpio init and enable clock */
  741. extern void apm32_msp_sdio_init(void *Instance);
  742. apm32_msp_sdio_init((void *)(hsd.Instance));
  743. sdio_des.clk_get = apm32_sdio_clock_get;
  744. sdio_des.hw_sdio = (struct apm32_sdio *)SDCARD_INSTANCE;
  745. sdio_des.rxconfig = DMA_RxConfig;
  746. sdio_des.txconfig = DMA_TxConfig;
  747. host = sdio_host_create(&sdio_des);
  748. if (host == RT_NULL)
  749. {
  750. LOG_E("host create fail");
  751. return -1;
  752. }
  753. return 0;
  754. }
  755. INIT_DEVICE_EXPORT(rt_hw_sdio_init);
  756. void apm32_mmcsd_change(void)
  757. {
  758. mmcsd_change(host);
  759. }
  760. #endif