drv_usart.c 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983
  1. /*
  2. * Copyright (c) 2006-2021, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2022-05-16 shelton first version
  9. * 2022-11-10 shelton support uart dma
  10. * 2023-01-31 shelton add support f421/f425
  11. */
  12. #include "drv_common.h"
  13. #include "drv_usart.h"
  14. #include "drv_config.h"
  15. #ifdef RT_USING_SERIAL
  16. #if !defined(BSP_USING_UART1) && !defined(BSP_USING_UART2) && \
  17. !defined(BSP_USING_UART3) && !defined(BSP_USING_UART4) && \
  18. !defined(BSP_USING_UART5) && !defined(BSP_USING_UART6) && \
  19. !defined(BSP_USING_UART7) && !defined(BSP_USING_UART8)
  20. #error "Please define at least one BSP_USING_UARTx"
  21. #endif
  22. enum {
  23. #ifdef BSP_USING_UART1
  24. UART1_INDEX,
  25. #endif
  26. #ifdef BSP_USING_UART2
  27. UART2_INDEX,
  28. #endif
  29. #ifdef BSP_USING_UART3
  30. UART3_INDEX,
  31. #endif
  32. #ifdef BSP_USING_UART4
  33. UART4_INDEX,
  34. #endif
  35. #ifdef BSP_USING_UART5
  36. UART5_INDEX,
  37. #endif
  38. #ifdef BSP_USING_UART6
  39. UART6_INDEX,
  40. #endif
  41. #ifdef BSP_USING_UART7
  42. UART7_INDEX,
  43. #endif
  44. #ifdef BSP_USING_UART8
  45. UART8_INDEX,
  46. #endif
  47. };
  48. static struct at32_uart uart_config[] = {
  49. #ifdef BSP_USING_UART1
  50. UART1_CONFIG,
  51. #endif
  52. #ifdef BSP_USING_UART2
  53. UART2_CONFIG,
  54. #endif
  55. #ifdef BSP_USING_UART3
  56. UART3_CONFIG,
  57. #endif
  58. #ifdef BSP_USING_UART4
  59. UART4_CONFIG,
  60. #endif
  61. #ifdef BSP_USING_UART5
  62. UART5_CONFIG,
  63. #endif
  64. #ifdef BSP_USING_UART6
  65. UART6_CONFIG,
  66. #endif
  67. #ifdef BSP_USING_UART7
  68. UART7_CONFIG,
  69. #endif
  70. #ifdef BSP_USING_UART8
  71. UART8_CONFIG,
  72. #endif
  73. };
  74. #ifdef RT_SERIAL_USING_DMA
  75. static void at32_dma_config(struct rt_serial_device *serial, rt_ubase_t flag);
  76. #endif
  77. static rt_err_t at32_configure(struct rt_serial_device *serial,
  78. struct serial_configure *cfg) {
  79. struct at32_uart *instance = (struct at32_uart *) serial->parent.user_data;
  80. usart_data_bit_num_type data_bit;
  81. usart_stop_bit_num_type stop_bit;
  82. usart_parity_selection_type parity_mode;
  83. RT_ASSERT(serial != RT_NULL);
  84. RT_ASSERT(cfg != RT_NULL);
  85. RT_ASSERT(instance != RT_NULL);
  86. at32_msp_usart_init((void *)instance->uart_x);
  87. usart_receiver_enable(instance->uart_x, TRUE);
  88. usart_transmitter_enable(instance->uart_x, TRUE);
  89. usart_hardware_flow_control_set(instance->uart_x, USART_HARDWARE_FLOW_NONE);
  90. switch (cfg->data_bits) {
  91. case DATA_BITS_8:
  92. data_bit = USART_DATA_8BITS;
  93. break;
  94. case DATA_BITS_9:
  95. data_bit = USART_DATA_9BITS;
  96. break;
  97. default:
  98. data_bit = USART_DATA_8BITS;
  99. break;
  100. }
  101. switch (cfg->stop_bits) {
  102. case STOP_BITS_1:
  103. stop_bit = USART_STOP_1_BIT;
  104. break;
  105. case STOP_BITS_2:
  106. stop_bit = USART_STOP_2_BIT;
  107. break;
  108. default:
  109. stop_bit = USART_STOP_1_BIT;
  110. break;
  111. }
  112. switch (cfg->parity) {
  113. case PARITY_NONE:
  114. parity_mode = USART_PARITY_NONE;
  115. break;
  116. case PARITY_ODD:
  117. parity_mode = USART_PARITY_ODD;
  118. break;
  119. case PARITY_EVEN:
  120. parity_mode = USART_PARITY_EVEN;
  121. break;
  122. default:
  123. parity_mode = USART_PARITY_NONE;
  124. break;
  125. }
  126. #ifdef RT_SERIAL_USING_DMA
  127. if (!(serial->parent.open_flag & RT_DEVICE_OFLAG_OPEN)) {
  128. instance->last_index = 0;
  129. }
  130. #endif
  131. usart_parity_selection_config(instance->uart_x, parity_mode);
  132. usart_init(instance->uart_x, cfg->baud_rate, data_bit, stop_bit);
  133. usart_enable(instance->uart_x, TRUE);
  134. return RT_EOK;
  135. }
  136. static rt_err_t at32_control(struct rt_serial_device *serial, int cmd, void *arg) {
  137. struct at32_uart *instance;
  138. #ifdef RT_SERIAL_USING_DMA
  139. rt_ubase_t ctrl_arg = (rt_ubase_t)arg;
  140. #endif
  141. RT_ASSERT(serial != RT_NULL);
  142. instance = (struct at32_uart *) serial->parent.user_data;
  143. RT_ASSERT(instance != RT_NULL);
  144. switch (cmd) {
  145. case RT_DEVICE_CTRL_CLR_INT:
  146. nvic_irq_disable(instance->irqn);
  147. usart_interrupt_enable(instance->uart_x, USART_RDBF_INT, FALSE);
  148. #ifdef RT_SERIAL_USING_DMA
  149. /* disable DMA */
  150. if (ctrl_arg == RT_DEVICE_FLAG_DMA_RX)
  151. {
  152. nvic_irq_disable(instance->dma_rx->dma_irqn);
  153. dma_reset(instance->dma_rx->dma_channel);
  154. }
  155. else if(ctrl_arg == RT_DEVICE_FLAG_DMA_TX)
  156. {
  157. nvic_irq_disable(instance->dma_tx->dma_irqn);
  158. dma_reset(instance->dma_tx->dma_channel);
  159. }
  160. #endif
  161. break;
  162. case RT_DEVICE_CTRL_SET_INT:
  163. nvic_irq_enable(instance->irqn, 1, 0);
  164. usart_interrupt_enable(instance->uart_x, USART_RDBF_INT, TRUE);
  165. break;
  166. #ifdef RT_SERIAL_USING_DMA
  167. case RT_DEVICE_CTRL_CONFIG:
  168. at32_dma_config(serial, ctrl_arg);
  169. break;
  170. #endif
  171. }
  172. return RT_EOK;
  173. }
  174. static int at32_putc(struct rt_serial_device *serial, char ch) {
  175. struct at32_uart *instance;
  176. RT_ASSERT(serial != RT_NULL);
  177. instance = (struct at32_uart *) serial->parent.user_data;
  178. RT_ASSERT(instance != RT_NULL);
  179. usart_data_transmit(instance->uart_x, (uint8_t)ch);
  180. while (usart_flag_get(instance->uart_x, USART_TDC_FLAG) == RESET);
  181. return 1;
  182. }
  183. static int at32_getc(struct rt_serial_device *serial) {
  184. int ch;
  185. struct at32_uart *instance;
  186. RT_ASSERT(serial != RT_NULL);
  187. instance = (struct at32_uart *) serial->parent.user_data;
  188. RT_ASSERT(instance != RT_NULL);
  189. ch = -1;
  190. if (usart_flag_get(instance->uart_x, USART_RDBF_FLAG) != RESET) {
  191. ch = usart_data_receive(instance->uart_x) & 0xff;
  192. }
  193. return ch;
  194. }
  195. #ifdef RT_SERIAL_USING_DMA
  196. static void _uart_dma_receive(struct at32_uart *instance, rt_uint8_t *buffer, rt_uint32_t size)
  197. {
  198. dma_channel_type* dma_channel = instance->dma_rx->dma_channel;
  199. dma_channel->dtcnt = size;
  200. dma_channel->paddr = (rt_uint32_t)&(instance->uart_x->dt);
  201. dma_channel->maddr = (rt_uint32_t)buffer;
  202. /* enable usart interrupt */
  203. usart_interrupt_enable(instance->uart_x, USART_PERR_INT, TRUE);
  204. usart_interrupt_enable(instance->uart_x, USART_IDLE_INT, TRUE);
  205. /* enable transmit complete interrupt */
  206. dma_interrupt_enable(dma_channel, DMA_FDT_INT, TRUE);
  207. /* enable dma receive */
  208. usart_dma_receiver_enable(instance->uart_x, TRUE);
  209. /* enable dma channel */
  210. dma_channel_enable(dma_channel, TRUE);
  211. }
  212. static void _uart_dma_transmit(struct at32_uart *instance, rt_uint8_t *buffer, rt_uint32_t size)
  213. {
  214. /* wait before transfer complete */
  215. while(instance->dma_tx->dma_done == RT_FALSE);
  216. dma_channel_type *dma_channel = instance->dma_tx->dma_channel;
  217. dma_channel->dtcnt = size;
  218. dma_channel->paddr = (rt_uint32_t)&(instance->uart_x->dt);
  219. dma_channel->maddr = (rt_uint32_t)buffer;
  220. /* enable transmit complete interrupt */
  221. dma_interrupt_enable(dma_channel, DMA_FDT_INT, TRUE);
  222. /* enable dma transmit */
  223. usart_dma_transmitter_enable(instance->uart_x, TRUE);
  224. /* mark dma flag */
  225. instance->dma_tx->dma_done = RT_FALSE;
  226. /* enable dma channel */
  227. dma_channel_enable(dma_channel, TRUE);
  228. }
  229. static void at32_dma_config(struct rt_serial_device *serial, rt_ubase_t flag)
  230. {
  231. dma_init_type dma_init_struct;
  232. dma_channel_type *dma_channel = NULL;
  233. struct rt_serial_rx_fifo *rx_fifo;
  234. struct at32_uart *instance;
  235. struct dma_config *dma_config;
  236. RT_ASSERT(serial != RT_NULL);
  237. instance = (struct at32_uart *) serial->parent.user_data;
  238. RT_ASSERT(instance != RT_NULL);
  239. RT_ASSERT(flag == RT_DEVICE_FLAG_DMA_TX || flag == RT_DEVICE_FLAG_DMA_RX);
  240. if (RT_DEVICE_FLAG_DMA_RX == flag)
  241. {
  242. dma_channel = instance->dma_rx->dma_channel;
  243. dma_config = instance->dma_rx;
  244. }
  245. else /* RT_DEVICE_FLAG_DMA_TX == flag */
  246. {
  247. dma_channel = instance->dma_tx->dma_channel;
  248. dma_config = instance->dma_tx;
  249. }
  250. crm_periph_clock_enable(dma_config->dma_clock, TRUE);
  251. dma_default_para_init(&dma_init_struct);
  252. dma_init_struct.peripheral_inc_enable = FALSE;
  253. dma_init_struct.memory_inc_enable = TRUE;
  254. dma_init_struct.peripheral_data_width = DMA_PERIPHERAL_DATA_WIDTH_BYTE;
  255. dma_init_struct.memory_data_width = DMA_MEMORY_DATA_WIDTH_BYTE;
  256. dma_init_struct.priority = DMA_PRIORITY_MEDIUM;
  257. if (RT_DEVICE_FLAG_DMA_RX == flag)
  258. {
  259. dma_init_struct.direction = DMA_DIR_PERIPHERAL_TO_MEMORY;
  260. dma_init_struct.loop_mode_enable = TRUE;
  261. }
  262. else if (RT_DEVICE_FLAG_DMA_TX == flag)
  263. {
  264. dma_init_struct.direction = DMA_DIR_MEMORY_TO_PERIPHERAL;
  265. dma_init_struct.loop_mode_enable = FALSE;
  266. }
  267. dma_reset(dma_channel);
  268. dma_init(dma_channel, &dma_init_struct);
  269. #if defined (SOC_SERIES_AT32F425)
  270. dma_flexible_config(dma_config->dma_x, dma_config->flex_channel, \
  271. (dma_flexible_request_type)dma_config->request_id);
  272. #endif
  273. #if defined (SOC_SERIES_AT32F435) || defined (SOC_SERIES_AT32F437)
  274. dmamux_enable(dma_config->dma_x, TRUE);
  275. dmamux_init(dma_config->dmamux_channel, (dmamux_requst_id_sel_type)dma_config->request_id);
  276. #endif
  277. /* enable interrupt */
  278. if (flag == RT_DEVICE_FLAG_DMA_RX)
  279. {
  280. rx_fifo = (struct rt_serial_rx_fifo *)serial->serial_rx;
  281. /* start dma transfer */
  282. _uart_dma_receive(instance, rx_fifo->buffer, serial->config.bufsz);
  283. }
  284. /* dma irq should set in dma tx mode */
  285. nvic_irq_enable(dma_config->dma_irqn, 0, 0);
  286. nvic_irq_enable(instance->irqn, 1, 0);
  287. }
  288. static rt_ssize_t at32_dma_transmit(struct rt_serial_device *serial, rt_uint8_t *buf, rt_size_t size, int direction)
  289. {
  290. struct at32_uart *instance;
  291. instance = (struct at32_uart *) serial->parent.user_data;
  292. RT_ASSERT(instance != RT_NULL);
  293. RT_ASSERT(serial != RT_NULL);
  294. RT_ASSERT(buf != RT_NULL);
  295. if (size == 0)
  296. {
  297. return 0;
  298. }
  299. if (RT_SERIAL_DMA_TX == direction)
  300. {
  301. _uart_dma_transmit(instance, buf, size);
  302. }
  303. return size;
  304. }
  305. #endif
  306. static const struct rt_uart_ops at32_uart_ops = {
  307. at32_configure,
  308. at32_control,
  309. at32_putc,
  310. at32_getc,
  311. #ifdef RT_SERIAL_USING_DMA
  312. at32_dma_transmit,
  313. #endif
  314. };
  315. #ifdef RT_SERIAL_USING_DMA
  316. void dma_rx_isr(struct rt_serial_device *serial)
  317. {
  318. volatile rt_uint32_t reg_sts = 0, index = 0;
  319. rt_size_t recv_total_index, recv_len;
  320. rt_base_t level;
  321. struct at32_uart *instance;
  322. instance = (struct at32_uart *) serial->parent.user_data;
  323. RT_ASSERT(instance != RT_NULL);
  324. reg_sts = instance->dma_rx->dma_x->sts;
  325. index = instance->dma_rx->channel_index;
  326. if (((reg_sts & (DMA_FDT_FLAG << (4 * (index - 1)))) != RESET) ||
  327. ((reg_sts & (DMA_HDT_FLAG << (4 * (index - 1)))) != RESET))
  328. {
  329. /* clear dma flag */
  330. instance->dma_rx->dma_x->clr |= (rt_uint32_t)(DMA_FDT_FLAG << (4 * (index - 1))) | (DMA_HDT_FLAG << (4 * (index - 1)));
  331. level = rt_hw_interrupt_disable();
  332. recv_total_index = serial->config.bufsz - dma_data_number_get(instance->dma_rx->dma_channel);
  333. if (recv_total_index == 0)
  334. {
  335. recv_len = serial->config.bufsz - instance->last_index;
  336. }
  337. else
  338. {
  339. recv_len = recv_total_index - instance->last_index;
  340. }
  341. instance->last_index = recv_total_index;
  342. rt_hw_interrupt_enable(level);
  343. if (recv_len)
  344. {
  345. rt_hw_serial_isr(serial, RT_SERIAL_EVENT_RX_DMADONE | (recv_len << 8));
  346. }
  347. }
  348. }
  349. void dma_tx_isr(struct rt_serial_device *serial)
  350. {
  351. volatile rt_uint32_t reg_sts = 0, index = 0;
  352. rt_size_t trans_total_index;
  353. rt_base_t level;
  354. RT_ASSERT(serial != RT_NULL);
  355. struct at32_uart *instance;
  356. instance = (struct at32_uart *) serial->parent.user_data;
  357. RT_ASSERT(instance != RT_NULL);
  358. reg_sts = instance->dma_tx->dma_x->sts;
  359. index = instance->dma_tx->channel_index;
  360. if ((reg_sts & (DMA_FDT_FLAG << (4 * (index - 1)))) != RESET)
  361. {
  362. /* mark dma flag */
  363. instance->dma_tx->dma_done = RT_TRUE;
  364. /* clear dma flag */
  365. instance->dma_tx->dma_x->clr |= (rt_uint32_t)(DMA_FDT_FLAG << (4 * (index - 1)));
  366. /* disable dma tx channel */
  367. dma_channel_enable(instance->dma_tx->dma_channel, FALSE);
  368. level = rt_hw_interrupt_disable();
  369. trans_total_index = dma_data_number_get(instance->dma_tx->dma_channel);
  370. rt_hw_interrupt_enable(level);
  371. if (trans_total_index == 0)
  372. {
  373. rt_hw_serial_isr(serial, RT_SERIAL_EVENT_TX_DMADONE);
  374. }
  375. }
  376. }
  377. #endif
  378. static void usart_isr(struct rt_serial_device *serial) {
  379. struct at32_uart *instance;
  380. #ifdef RT_SERIAL_USING_DMA
  381. rt_size_t recv_total_index, recv_len;
  382. rt_base_t level;
  383. #endif
  384. RT_ASSERT(serial != RT_NULL);
  385. instance = (struct at32_uart *) serial->parent.user_data;
  386. RT_ASSERT(instance != RT_NULL);
  387. if (usart_flag_get(instance->uart_x, USART_RDBF_FLAG) != RESET) {
  388. rt_hw_serial_isr(serial, RT_SERIAL_EVENT_RX_IND);
  389. }
  390. #ifdef RT_SERIAL_USING_DMA
  391. else if (usart_flag_get(instance->uart_x, USART_IDLEF_FLAG) != RESET)
  392. {
  393. /* clear idle flag */
  394. usart_data_receive(instance->uart_x);
  395. level = rt_hw_interrupt_disable();
  396. recv_total_index = serial->config.bufsz - dma_data_number_get(instance->dma_rx->dma_channel);
  397. recv_len = recv_total_index - instance->last_index;
  398. instance->last_index = recv_total_index;
  399. rt_hw_interrupt_enable(level);
  400. if (recv_len)
  401. {
  402. rt_hw_serial_isr(serial, RT_SERIAL_EVENT_RX_DMADONE | (recv_len << 8));
  403. }
  404. }
  405. #endif
  406. else
  407. {
  408. if (usart_flag_get(instance->uart_x, USART_CTSCF_FLAG) != RESET) {
  409. usart_flag_clear(instance->uart_x, USART_CTSCF_FLAG);
  410. }
  411. if (usart_flag_get(instance->uart_x, USART_BFF_FLAG) != RESET) {
  412. usart_flag_clear(instance->uart_x, USART_BFF_FLAG);
  413. }
  414. if (usart_flag_get(instance->uart_x, USART_TDC_FLAG) != RESET) {
  415. usart_flag_clear(instance->uart_x, USART_TDC_FLAG);
  416. }
  417. }
  418. }
  419. #ifdef BSP_USING_UART1
  420. void USART1_IRQHandler(void) {
  421. rt_interrupt_enter();
  422. usart_isr(&uart_config[UART1_INDEX].serial);
  423. rt_interrupt_leave();
  424. }
  425. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART1_RX_USING_DMA)
  426. void UART1_RX_DMA_IRQHandler(void)
  427. {
  428. /* enter interrupt */
  429. rt_interrupt_enter();
  430. dma_rx_isr(&uart_config[UART1_INDEX].serial);
  431. /* leave interrupt */
  432. rt_interrupt_leave();
  433. }
  434. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART1_RX_USING_DMA) */
  435. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART1_TX_USING_DMA)
  436. void UART1_TX_DMA_IRQHandler(void)
  437. {
  438. /* enter interrupt */
  439. rt_interrupt_enter();
  440. dma_tx_isr(&uart_config[UART1_INDEX].serial);
  441. /* leave interrupt */
  442. rt_interrupt_leave();
  443. }
  444. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART1_TX_USING_DMA) */
  445. #endif
  446. #ifdef BSP_USING_UART2
  447. void USART2_IRQHandler(void) {
  448. rt_interrupt_enter();
  449. usart_isr(&uart_config[UART2_INDEX].serial);
  450. rt_interrupt_leave();
  451. }
  452. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART2_RX_USING_DMA)
  453. void UART2_RX_DMA_IRQHandler(void)
  454. {
  455. /* enter interrupt */
  456. rt_interrupt_enter();
  457. dma_rx_isr(&uart_config[UART2_INDEX].serial);
  458. /* leave interrupt */
  459. rt_interrupt_leave();
  460. }
  461. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART2_RX_USING_DMA) */
  462. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART2_TX_USING_DMA)
  463. void UART2_TX_DMA_IRQHandler(void)
  464. {
  465. /* enter interrupt */
  466. rt_interrupt_enter();
  467. dma_tx_isr(&uart_config[UART2_INDEX].serial);
  468. /* leave interrupt */
  469. rt_interrupt_leave();
  470. }
  471. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART2_TX_USING_DMA) */
  472. #endif
  473. #ifdef BSP_USING_UART3
  474. void USART3_IRQHandler(void) {
  475. rt_interrupt_enter();
  476. usart_isr(&uart_config[UART3_INDEX].serial);
  477. rt_interrupt_leave();
  478. }
  479. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART3_RX_USING_DMA)
  480. void UART3_RX_DMA_IRQHandler(void)
  481. {
  482. /* enter interrupt */
  483. rt_interrupt_enter();
  484. dma_rx_isr(&uart_config[UART3_INDEX].serial);
  485. /* leave interrupt */
  486. rt_interrupt_leave();
  487. }
  488. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART3_RX_USING_DMA) */
  489. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART3_TX_USING_DMA)
  490. void UART3_TX_DMA_IRQHandler(void)
  491. {
  492. /* enter interrupt */
  493. rt_interrupt_enter();
  494. dma_tx_isr(&uart_config[UART3_INDEX].serial);
  495. /* leave interrupt */
  496. rt_interrupt_leave();
  497. }
  498. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART3_TX_USING_DMA) */
  499. #endif
  500. #ifdef BSP_USING_UART4
  501. void UART4_IRQHandler(void) {
  502. rt_interrupt_enter();
  503. usart_isr(&uart_config[UART4_INDEX].serial);
  504. rt_interrupt_leave();
  505. }
  506. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART4_RX_USING_DMA)
  507. void UART4_RX_DMA_IRQHandler(void)
  508. {
  509. /* enter interrupt */
  510. rt_interrupt_enter();
  511. dma_rx_isr(&uart_config[UART4_INDEX].serial);
  512. /* leave interrupt */
  513. rt_interrupt_leave();
  514. }
  515. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART4_RX_USING_DMA) */
  516. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART4_TX_USING_DMA)
  517. void UART4_TX_DMA_IRQHandler(void)
  518. {
  519. /* enter interrupt */
  520. rt_interrupt_enter();
  521. dma_tx_isr(&uart_config[UART4_INDEX].serial);
  522. /* leave interrupt */
  523. rt_interrupt_leave();
  524. }
  525. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART14_TX_USING_DMA) */
  526. #endif
  527. #ifdef BSP_USING_UART5
  528. void UART5_IRQHandler(void) {
  529. rt_interrupt_enter();
  530. usart_isr(&uart_config[UART5_INDEX].serial);
  531. rt_interrupt_leave();
  532. }
  533. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART5_RX_USING_DMA)
  534. void UART5_RX_DMA_IRQHandler(void)
  535. {
  536. /* enter interrupt */
  537. rt_interrupt_enter();
  538. dma_rx_isr(&uart_config[UART5_INDEX].serial);
  539. /* leave interrupt */
  540. rt_interrupt_leave();
  541. }
  542. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART5_RX_USING_DMA) */
  543. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART5_TX_USING_DMA)
  544. void UART5_TX_DMA_IRQHandler(void)
  545. {
  546. /* enter interrupt */
  547. rt_interrupt_enter();
  548. dma_tx_isr(&uart_config[UART5_INDEX].serial);
  549. /* leave interrupt */
  550. rt_interrupt_leave();
  551. }
  552. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART5_TX_USING_DMA) */
  553. #endif
  554. #ifdef BSP_USING_UART6
  555. void USART6_IRQHandler(void) {
  556. rt_interrupt_enter();
  557. usart_isr(&uart_config[UART6_INDEX].serial);
  558. rt_interrupt_leave();
  559. }
  560. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART6_RX_USING_DMA)
  561. void UART6_RX_DMA_IRQHandler(void)
  562. {
  563. /* enter interrupt */
  564. rt_interrupt_enter();
  565. dma_rx_isr(&uart_config[UART6_INDEX].serial);
  566. /* leave interrupt */
  567. rt_interrupt_leave();
  568. }
  569. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART6_RX_USING_DMA) */
  570. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART6_TX_USING_DMA)
  571. void UART6_TX_DMA_IRQHandler(void)
  572. {
  573. /* enter interrupt */
  574. rt_interrupt_enter();
  575. dma_tx_isr(&uart_config[UART6_INDEX].serial);
  576. /* leave interrupt */
  577. rt_interrupt_leave();
  578. }
  579. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART6_TX_USING_DMA) */
  580. #endif
  581. #ifdef BSP_USING_UART7
  582. void UART7_IRQHandler(void) {
  583. rt_interrupt_enter();
  584. usart_isr(&uart_config[UART7_INDEX].serial);
  585. rt_interrupt_leave();
  586. }
  587. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART7_RX_USING_DMA)
  588. void UART7_RX_DMA_IRQHandler(void)
  589. {
  590. /* enter interrupt */
  591. rt_interrupt_enter();
  592. dma_rx_isr(&uart_config[UART7_INDEX].serial);
  593. /* leave interrupt */
  594. rt_interrupt_leave();
  595. }
  596. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART7_RX_USING_DMA) */
  597. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART7_TX_USING_DMA)
  598. void UART7_TX_DMA_IRQHandler(void)
  599. {
  600. /* enter interrupt */
  601. rt_interrupt_enter();
  602. dma_tx_isr(&uart_config[UART7_INDEX].serial);
  603. /* leave interrupt */
  604. rt_interrupt_leave();
  605. }
  606. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART7_TX_USING_DMA) */
  607. #endif
  608. #ifdef BSP_USING_UART8
  609. void UART8_IRQHandler(void) {
  610. rt_interrupt_enter();
  611. usart_isr(&uart_config[UART8_INDEX].serial);
  612. rt_interrupt_leave();
  613. }
  614. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART8_RX_USING_DMA)
  615. void UART8_RX_DMA_IRQHandler(void)
  616. {
  617. /* enter interrupt */
  618. rt_interrupt_enter();
  619. dma_rx_isr(&uart_config[UART8_INDEX].serial);
  620. /* leave interrupt */
  621. rt_interrupt_leave();
  622. }
  623. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART8_RX_USING_DMA) */
  624. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART8_TX_USING_DMA)
  625. void UART8_TX_DMA_IRQHandler(void)
  626. {
  627. /* enter interrupt */
  628. rt_interrupt_enter();
  629. dma_tx_isr(&uart_config[UART8_INDEX].serial);
  630. /* leave interrupt */
  631. rt_interrupt_leave();
  632. }
  633. #endif /* defined(RT_SERIAL_USING_DMA) && defined(BSP_UART8_TX_USING_DMA) */
  634. #endif
  635. #if defined (SOC_SERIES_AT32F421)
  636. void UART1_TX_RX_DMA_IRQHandler(void)
  637. {
  638. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART1_TX_USING_DMA)
  639. UART1_TX_DMA_IRQHandler();
  640. #endif
  641. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART1_RX_USING_DMA)
  642. UART1_RX_DMA_IRQHandler();
  643. #endif
  644. }
  645. void UART2_TX_RX_DMA_IRQHandler(void)
  646. {
  647. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART2_TX_USING_DMA)
  648. UART2_TX_DMA_IRQHandler();
  649. #endif
  650. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART2_RX_USING_DMA)
  651. UART2_RX_DMA_IRQHandler();
  652. #endif
  653. }
  654. #endif
  655. #if defined (SOC_SERIES_AT32F425)
  656. #if defined(BSP_USING_UART3) || defined(BSP_USING_UART4)
  657. void USART4_3_IRQHandler(void)
  658. {
  659. #if defined(BSP_USING_UART3)
  660. USART3_IRQHandler();
  661. #endif
  662. #if defined(BSP_USING_UART4)
  663. UART4_IRQHandler();
  664. #endif
  665. }
  666. #endif
  667. void UART1_TX_RX_DMA_IRQHandler(void)
  668. {
  669. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART1_TX_USING_DMA)
  670. UART1_TX_DMA_IRQHandler();
  671. #endif
  672. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART1_RX_USING_DMA)
  673. UART1_RX_DMA_IRQHandler();
  674. #endif
  675. }
  676. void UART3_2_TX_RX_DMA_IRQHandler(void)
  677. {
  678. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART2_TX_USING_DMA)
  679. UART2_TX_DMA_IRQHandler();
  680. #endif
  681. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART2_RX_USING_DMA)
  682. UART2_RX_DMA_IRQHandler();
  683. #endif
  684. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART3_TX_USING_DMA)
  685. UART3_TX_DMA_IRQHandler();
  686. #endif
  687. #if defined(RT_SERIAL_USING_DMA) && defined(BSP_UART3_RX_USING_DMA)
  688. UART3_RX_DMA_IRQHandler();
  689. #endif
  690. }
  691. #endif
  692. #if defined (RT_SERIAL_USING_DMA)
  693. static void _dma_base_channel_check(struct at32_uart *instance)
  694. {
  695. dma_channel_type *rx_channel = instance->dma_rx->dma_channel;
  696. dma_channel_type *tx_channel = instance->dma_tx->dma_channel;
  697. instance->dma_rx->dma_done = RT_TRUE;
  698. instance->dma_rx->dma_x = (dma_type *)((rt_uint32_t)rx_channel & ~0xFF);
  699. instance->dma_rx->channel_index = ((((rt_uint32_t)rx_channel & 0xFF) - 8) / 0x14) + 1;
  700. instance->dma_tx->dma_done = RT_TRUE;
  701. instance->dma_tx->dma_x = (dma_type *)((rt_uint32_t)tx_channel & ~0xFF);
  702. instance->dma_tx->channel_index = ((((rt_uint32_t)tx_channel & 0xFF) - 8) / 0x14) + 1;
  703. }
  704. #endif
  705. static void at32_uart_get_dma_config(void)
  706. {
  707. #ifdef BSP_USING_UART1
  708. uart_config[UART1_INDEX].uart_dma_flag = 0;
  709. #ifdef BSP_UART1_RX_USING_DMA
  710. uart_config[UART1_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_RX;
  711. static struct dma_config uart1_dma_rx = UART1_RX_DMA_CONFIG;
  712. uart_config[UART1_INDEX].dma_rx = &uart1_dma_rx;
  713. #endif
  714. #ifdef BSP_UART1_TX_USING_DMA
  715. uart_config[UART1_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_TX;
  716. static struct dma_config uart1_dma_tx = UART1_TX_DMA_CONFIG;
  717. uart_config[UART1_INDEX].dma_tx = &uart1_dma_tx;
  718. #endif
  719. #endif
  720. #ifdef BSP_USING_UART2
  721. uart_config[UART2_INDEX].uart_dma_flag = 0;
  722. #ifdef BSP_UART2_RX_USING_DMA
  723. uart_config[UART2_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_RX;
  724. static struct dma_config uart2_dma_rx = UART2_RX_DMA_CONFIG;
  725. uart_config[UART2_INDEX].dma_rx = &uart2_dma_rx;
  726. #endif
  727. #ifdef BSP_UART2_TX_USING_DMA
  728. uart_config[UART2_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_TX;
  729. static struct dma_config uart2_dma_tx = UART2_TX_DMA_CONFIG;
  730. uart_config[UART2_INDEX].dma_tx = &uart2_dma_tx;
  731. #endif
  732. #endif
  733. #ifdef BSP_USING_UART3
  734. uart_config[UART3_INDEX].uart_dma_flag = 0;
  735. #ifdef BSP_UART3_RX_USING_DMA
  736. uart_config[UART3_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_RX;
  737. static struct dma_config uart3_dma_rx = UART3_RX_DMA_CONFIG;
  738. uart_config[UART3_INDEX].dma_rx = &uart3_dma_rx;
  739. #endif
  740. #ifdef BSP_UART3_TX_USING_DMA
  741. uart_config[UART3_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_TX;
  742. static struct dma_config uart3_dma_tx = UART3_TX_DMA_CONFIG;
  743. uart_config[UART3_INDEX].dma_tx = &uart3_dma_tx;
  744. #endif
  745. #endif
  746. #ifdef BSP_USING_UART4
  747. uart_config[UART4_INDEX].uart_dma_flag = 0;
  748. #ifdef BSP_UART4_RX_USING_DMA
  749. uart_config[UART4_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_RX;
  750. static struct dma_config uart4_dma_rx = UART4_RX_DMA_CONFIG;
  751. uart_config[UART4_INDEX].dma_rx = &uart4_dma_rx;
  752. #endif
  753. #ifdef BSP_UART4_TX_USING_DMA
  754. uart_config[UART4_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_TX;
  755. static struct dma_config uart4_dma_tx = UART4_TX_DMA_CONFIG;
  756. uart_config[UART4_INDEX].dma_tx = &uart4_dma_tx;
  757. #endif
  758. #endif
  759. #ifdef BSP_USING_UART5
  760. uart_config[UART5_INDEX].uart_dma_flag = 0;
  761. #ifdef BSP_UART5_RX_USING_DMA
  762. uart_config[UART5_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_RX;
  763. static struct dma_config uart5_dma_rx = UART5_RX_DMA_CONFIG;
  764. uart_config[UART5_INDEX].dma_rx = &uart5_dma_rx;
  765. #endif
  766. #ifdef BSP_UART5_TX_USING_DMA
  767. uart_config[UART5_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_TX;
  768. static struct dma_config uart5_dma_tx = UART5_TX_DMA_CONFIG;
  769. uart_config[UART5_INDEX].dma_tx = &uart5_dma_tx;
  770. #endif
  771. #endif
  772. #ifdef BSP_USING_UART6
  773. uart_config[UART6_INDEX].uart_dma_flag = 0;
  774. #ifdef BSP_UART6_RX_USING_DMA
  775. uart_config[UART6_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_RX;
  776. static struct dma_config uart6_dma_rx = UART6_RX_DMA_CONFIG;
  777. uart_config[UART6_INDEX].dma_rx = &uart6_dma_rx;
  778. #endif
  779. #ifdef BSP_UART6_TX_USING_DMA
  780. uart_config[UART6_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_TX;
  781. static struct dma_config uart6_dma_tx = UART6_TX_DMA_CONFIG;
  782. uart_config[UART6_INDEX].dma_tx = &uart6_dma_tx;
  783. #endif
  784. #endif
  785. #ifdef BSP_USING_UART7
  786. uart_config[UART7_INDEX].uart_dma_flag = 0;
  787. #ifdef BSP_UART7_RX_USING_DMA
  788. uart_config[UART7_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_RX;
  789. static struct dma_config uart7_dma_rx = UART7_RX_DMA_CONFIG;
  790. uart_config[UART7_INDEX].dma_rx = &uart7_dma_rx;
  791. #endif
  792. #ifdef BSP_UART7_TX_USING_DMA
  793. uart_config[UART7_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_TX;
  794. static struct dma_config uart7_dma_tx = UART7_TX_DMA_CONFIG;
  795. uart_config[UART7_INDEX].dma_tx = &uart7_dma_tx;
  796. #endif
  797. #endif
  798. #ifdef BSP_USING_UART8
  799. uart_config[UART8_INDEX].uart_dma_flag = 0;
  800. #ifdef BSP_UART8_RX_USING_DMA
  801. uart_config[UART8_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_RX;
  802. static struct dma_config uart8_dma_rx = UART8_RX_DMA_CONFIG;
  803. uart_config[UART8_INDEX].dma_rx = &uart8_dma_rx;
  804. #endif
  805. #ifdef BSP_UART8_TX_USING_DMA
  806. uart_config[UART8_INDEX].uart_dma_flag |= RT_DEVICE_FLAG_DMA_TX;
  807. static struct dma_config uart8_dma_tx = UART8_TX_DMA_CONFIG;
  808. uart_config[UART8_INDEX].dma_tx = &uart8_dma_tx;
  809. #endif
  810. #endif
  811. }
  812. int rt_hw_usart_init(void) {
  813. rt_size_t obj_num;
  814. int index;
  815. obj_num = sizeof(uart_config) / sizeof(struct at32_uart);
  816. struct serial_configure config = RT_SERIAL_CONFIG_DEFAULT;
  817. rt_err_t result = 0;
  818. at32_uart_get_dma_config();
  819. for (index = 0; index < obj_num; index++) {
  820. uart_config[index].serial.ops = &at32_uart_ops;
  821. uart_config[index].serial.config = config;
  822. #if defined (RT_SERIAL_USING_DMA)
  823. /* search dma base and channel index */
  824. _dma_base_channel_check(&uart_config[index]);
  825. #endif
  826. /* register uart device */
  827. result = rt_hw_serial_register(&uart_config[index].serial,
  828. uart_config[index].name,
  829. RT_DEVICE_FLAG_RDWR |
  830. RT_DEVICE_FLAG_INT_RX |
  831. uart_config[index].uart_dma_flag ,
  832. &uart_config[index]);
  833. RT_ASSERT(result == RT_EOK);
  834. }
  835. return result;
  836. }
  837. #endif /* BSP_USING_SERIAL */