board.c 2.2 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162
  1. /*
  2. * Copyright (c) 2006-2021, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2018-11-06 SummerGift first version
  9. * 2019-10-13 xuzhuoyi add stm32f429-st-disco bsp
  10. */
  11. #include "board.h"
  12. void SystemClock_Config(void)
  13. {
  14. RCC_OscInitTypeDef RCC_OscInitStruct = {0};
  15. RCC_ClkInitTypeDef RCC_ClkInitStruct = {0};
  16. RCC_PeriphCLKInitTypeDef PeriphClkInitStruct = {0};
  17. /** Configure the main internal regulator output voltage
  18. */
  19. __HAL_RCC_PWR_CLK_ENABLE();
  20. __HAL_PWR_VOLTAGESCALING_CONFIG(PWR_REGULATOR_VOLTAGE_SCALE1);
  21. /** Initializes the CPU, AHB and APB busses clocks
  22. */
  23. RCC_OscInitStruct.OscillatorType = RCC_OSCILLATORTYPE_HSE;
  24. RCC_OscInitStruct.HSEState = RCC_HSE_ON;
  25. RCC_OscInitStruct.PLL.PLLState = RCC_PLL_ON;
  26. RCC_OscInitStruct.PLL.PLLSource = RCC_PLLSOURCE_HSE;
  27. RCC_OscInitStruct.PLL.PLLM = 4;
  28. RCC_OscInitStruct.PLL.PLLN = 168;
  29. RCC_OscInitStruct.PLL.PLLP = RCC_PLLP_DIV2;
  30. RCC_OscInitStruct.PLL.PLLQ = 7;
  31. if (HAL_RCC_OscConfig(&RCC_OscInitStruct) != HAL_OK)
  32. {
  33. Error_Handler();
  34. }
  35. /** Initializes the CPU, AHB and APB busses clocks
  36. */
  37. RCC_ClkInitStruct.ClockType = RCC_CLOCKTYPE_HCLK|RCC_CLOCKTYPE_SYSCLK
  38. |RCC_CLOCKTYPE_PCLK1|RCC_CLOCKTYPE_PCLK2;
  39. RCC_ClkInitStruct.SYSCLKSource = RCC_SYSCLKSOURCE_PLLCLK;
  40. RCC_ClkInitStruct.AHBCLKDivider = RCC_SYSCLK_DIV1;
  41. RCC_ClkInitStruct.APB1CLKDivider = RCC_HCLK_DIV4;
  42. RCC_ClkInitStruct.APB2CLKDivider = RCC_HCLK_DIV2;
  43. if (HAL_RCC_ClockConfig(&RCC_ClkInitStruct, FLASH_LATENCY_5) != HAL_OK)
  44. {
  45. Error_Handler();
  46. }
  47. /*##-2- LTDC Clock Configuration ###########################################*/
  48. /* LCD clock configuration */
  49. /* PLLSAI_VCO Input = HSE_VALUE/PLL_M = 1 MHz */
  50. /* PLLSAI_VCO Output = PLLSAI_VCO Input * PLLSAIN = 192 MHz */
  51. /* PLLLCDCLK = PLLSAI_VCO Output/PLLSAIR = 192/4 = 48 MHz */
  52. /* LTDC clock frequency = PLLLCDCLK / RCC_PLLSAIDIVR_8 = 48/8 = 6 MHz */
  53. PeriphClkInitStruct.PeriphClockSelection = RCC_PERIPHCLK_LTDC;
  54. PeriphClkInitStruct.PLLSAI.PLLSAIN = 192;
  55. PeriphClkInitStruct.PLLSAI.PLLSAIR = 4;
  56. PeriphClkInitStruct.PLLSAIDivR = RCC_PLLSAIDIVR_8;
  57. HAL_RCCEx_PeriphCLKConfig(&PeriphClkInitStruct);
  58. }