board.c 3.5 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495
  1. /*
  2. * Copyright (c) 2006-2021, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2018-11-06 SummerGift first version
  9. */
  10. #include "board.h"
  11. void SystemClock_Config(void)
  12. {
  13. RCC_OscInitTypeDef RCC_OscInitStruct = {0};
  14. RCC_ClkInitTypeDef RCC_ClkInitStruct = {0};
  15. RCC_PeriphCLKInitTypeDef PeriphClkInitStruct = {0};
  16. /** Supply configuration update enable
  17. */
  18. HAL_PWREx_ConfigSupply(PWR_LDO_SUPPLY);
  19. /** Configure the main internal regulator output voltage
  20. */
  21. __HAL_PWR_VOLTAGESCALING_CONFIG(PWR_REGULATOR_VOLTAGE_SCALE1);
  22. while(!__HAL_PWR_GET_FLAG(PWR_FLAG_VOSRDY)) {}
  23. /** Configure LSE Drive Capability
  24. */
  25. HAL_PWR_EnableBkUpAccess();
  26. __HAL_RCC_LSEDRIVE_CONFIG(RCC_LSEDRIVE_LOW);
  27. /** Macro to configure the PLL clock source
  28. */
  29. __HAL_RCC_PLL_PLLSOURCE_CONFIG(RCC_PLLSOURCE_HSE);
  30. /** Initializes the CPU, AHB and APB busses clocks
  31. */
  32. RCC_OscInitStruct.OscillatorType = RCC_OSCILLATORTYPE_LSI|RCC_OSCILLATORTYPE_HSE
  33. |RCC_OSCILLATORTYPE_LSE;
  34. RCC_OscInitStruct.HSEState = RCC_HSE_ON;
  35. RCC_OscInitStruct.LSEState = RCC_LSE_ON;
  36. RCC_OscInitStruct.LSIState = RCC_LSI_ON;
  37. RCC_OscInitStruct.PLL.PLLState = RCC_PLL_ON;
  38. RCC_OscInitStruct.PLL.PLLSource = RCC_PLLSOURCE_HSE;
  39. RCC_OscInitStruct.PLL.PLLM = 5;
  40. RCC_OscInitStruct.PLL.PLLN = 160;
  41. RCC_OscInitStruct.PLL.PLLP = 2;
  42. RCC_OscInitStruct.PLL.PLLQ = 4;
  43. RCC_OscInitStruct.PLL.PLLR = 2;
  44. RCC_OscInitStruct.PLL.PLLRGE = RCC_PLL1VCIRANGE_2;
  45. RCC_OscInitStruct.PLL.PLLVCOSEL = RCC_PLL1VCOWIDE;
  46. RCC_OscInitStruct.PLL.PLLFRACN = 0;
  47. if (HAL_RCC_OscConfig(&RCC_OscInitStruct) != HAL_OK)
  48. {
  49. Error_Handler();
  50. }
  51. /** Initializes the CPU, AHB and APB busses clocks
  52. */
  53. RCC_ClkInitStruct.ClockType = RCC_CLOCKTYPE_HCLK|RCC_CLOCKTYPE_SYSCLK
  54. |RCC_CLOCKTYPE_PCLK1|RCC_CLOCKTYPE_PCLK2
  55. |RCC_CLOCKTYPE_D3PCLK1|RCC_CLOCKTYPE_D1PCLK1;
  56. RCC_ClkInitStruct.SYSCLKSource = RCC_SYSCLKSOURCE_PLLCLK;
  57. RCC_ClkInitStruct.SYSCLKDivider = RCC_SYSCLK_DIV1;
  58. RCC_ClkInitStruct.AHBCLKDivider = RCC_HCLK_DIV2;
  59. RCC_ClkInitStruct.APB3CLKDivider = RCC_APB3_DIV2;
  60. RCC_ClkInitStruct.APB1CLKDivider = RCC_APB1_DIV2;
  61. RCC_ClkInitStruct.APB2CLKDivider = RCC_APB2_DIV2;
  62. RCC_ClkInitStruct.APB4CLKDivider = RCC_APB4_DIV2;
  63. if (HAL_RCC_ClockConfig(&RCC_ClkInitStruct, FLASH_LATENCY_2) != HAL_OK)
  64. {
  65. Error_Handler();
  66. }
  67. PeriphClkInitStruct.PeriphClockSelection = RCC_PERIPHCLK_RTC|RCC_PERIPHCLK_LTDC
  68. |RCC_PERIPHCLK_USART2|RCC_PERIPHCLK_USART1
  69. |RCC_PERIPHCLK_SPI2|RCC_PERIPHCLK_QSPI
  70. |RCC_PERIPHCLK_FMC;
  71. PeriphClkInitStruct.PLL3.PLL3M = 5;
  72. PeriphClkInitStruct.PLL3.PLL3N = 160;
  73. PeriphClkInitStruct.PLL3.PLL3P = 2;
  74. PeriphClkInitStruct.PLL3.PLL3Q = 2;
  75. PeriphClkInitStruct.PLL3.PLL3R = 88;
  76. PeriphClkInitStruct.PLL3.PLL3RGE = RCC_PLL3VCIRANGE_2;
  77. PeriphClkInitStruct.PLL3.PLL3VCOSEL = RCC_PLL3VCOWIDE;
  78. PeriphClkInitStruct.PLL3.PLL3FRACN = 0;
  79. PeriphClkInitStruct.FmcClockSelection = RCC_FMCCLKSOURCE_D1HCLK;
  80. PeriphClkInitStruct.QspiClockSelection = RCC_QSPICLKSOURCE_D1HCLK;
  81. PeriphClkInitStruct.Spi123ClockSelection = RCC_SPI123CLKSOURCE_PLL;
  82. PeriphClkInitStruct.Usart234578ClockSelection = RCC_USART234578CLKSOURCE_D2PCLK1;
  83. PeriphClkInitStruct.Usart16ClockSelection = RCC_USART16CLKSOURCE_D2PCLK2;
  84. PeriphClkInitStruct.RTCClockSelection = RCC_RTCCLKSOURCE_LSE;
  85. if (HAL_RCCEx_PeriphCLKConfig(&PeriphClkInitStruct) != HAL_OK)
  86. {
  87. Error_Handler();
  88. }
  89. }