board.c 2.7 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980
  1. /*
  2. * Copyright (c) 2006-2021, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2009-01-05 Bernard first implementation
  9. * 2019-05-09 Zero-Free Adding multiple configurations for system clock frequency
  10. */
  11. #include <board.h>
  12. #include <rtthread.h>
  13. void SystemClock_Config(void)
  14. {
  15. RCC_OscInitTypeDef RCC_OscInitStruct = {0};
  16. RCC_ClkInitTypeDef RCC_ClkInitStruct = {0};
  17. RCC_PeriphCLKInitTypeDef PeriphClkInit = {0};
  18. /** Configure LSE Drive Capability
  19. */
  20. HAL_PWR_EnableBkUpAccess();
  21. __HAL_RCC_LSEDRIVE_CONFIG(RCC_LSEDRIVE_LOW);
  22. /** Initializes the CPU, AHB and APB busses clocks
  23. */
  24. RCC_OscInitStruct.OscillatorType = RCC_OSCILLATORTYPE_LSE|RCC_OSCILLATORTYPE_MSI;
  25. RCC_OscInitStruct.LSEState = RCC_LSE_ON;
  26. RCC_OscInitStruct.MSIState = RCC_MSI_ON;
  27. RCC_OscInitStruct.MSICalibrationValue = 0;
  28. RCC_OscInitStruct.MSIClockRange = RCC_MSIRANGE_6;
  29. RCC_OscInitStruct.PLL.PLLState = RCC_PLL_ON;
  30. RCC_OscInitStruct.PLL.PLLSource = RCC_PLLSOURCE_MSI;
  31. RCC_OscInitStruct.PLL.PLLM = 1;
  32. RCC_OscInitStruct.PLL.PLLN = 40;
  33. RCC_OscInitStruct.PLL.PLLP = RCC_PLLP_DIV2;
  34. RCC_OscInitStruct.PLL.PLLQ = RCC_PLLQ_DIV2;
  35. RCC_OscInitStruct.PLL.PLLR = RCC_PLLR_DIV2;
  36. if (HAL_RCC_OscConfig(&RCC_OscInitStruct) != HAL_OK)
  37. {
  38. Error_Handler();
  39. }
  40. /** Initializes the CPU, AHB and APB busses clocks
  41. */
  42. RCC_ClkInitStruct.ClockType = RCC_CLOCKTYPE_HCLK|RCC_CLOCKTYPE_SYSCLK
  43. |RCC_CLOCKTYPE_PCLK1|RCC_CLOCKTYPE_PCLK2;
  44. RCC_ClkInitStruct.SYSCLKSource = RCC_SYSCLKSOURCE_PLLCLK;
  45. RCC_ClkInitStruct.AHBCLKDivider = RCC_SYSCLK_DIV1;
  46. RCC_ClkInitStruct.APB1CLKDivider = RCC_HCLK_DIV2;
  47. RCC_ClkInitStruct.APB2CLKDivider = RCC_HCLK_DIV1;
  48. if (HAL_RCC_ClockConfig(&RCC_ClkInitStruct, FLASH_LATENCY_4) != HAL_OK)
  49. {
  50. Error_Handler();
  51. }
  52. PeriphClkInit.PeriphClockSelection = RCC_PERIPHCLK_LPUART1|RCC_PERIPHCLK_USB;
  53. PeriphClkInit.Lpuart1ClockSelection = RCC_LPUART1CLKSOURCE_PCLK1;
  54. PeriphClkInit.UsbClockSelection = RCC_USBCLKSOURCE_PLLSAI1;
  55. PeriphClkInit.PLLSAI1.PLLSAI1Source = RCC_PLLSOURCE_MSI;
  56. PeriphClkInit.PLLSAI1.PLLSAI1M = 1;
  57. PeriphClkInit.PLLSAI1.PLLSAI1N = 24;
  58. PeriphClkInit.PLLSAI1.PLLSAI1P = RCC_PLLP_DIV2;
  59. PeriphClkInit.PLLSAI1.PLLSAI1Q = RCC_PLLQ_DIV2;
  60. PeriphClkInit.PLLSAI1.PLLSAI1R = RCC_PLLR_DIV2;
  61. PeriphClkInit.PLLSAI1.PLLSAI1ClockOut = RCC_PLLSAI1_48M2CLK;
  62. if (HAL_RCCEx_PeriphCLKConfig(&PeriphClkInit) != HAL_OK)
  63. {
  64. Error_Handler();
  65. }
  66. /** Configure the main internal regulator output voltage
  67. */
  68. if (HAL_PWREx_ControlVoltageScaling(PWR_REGULATOR_VOLTAGE_SCALE1) != HAL_OK)
  69. {
  70. Error_Handler();
  71. }
  72. /** Enable MSI Auto calibration
  73. */
  74. HAL_RCCEx_EnableMSIPLLMode();
  75. }