board.c 1.5 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647
  1. /*
  2. * Copyright (c) 2006-2021, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2022-3-30 CaocoWang first version
  9. */
  10. #include <board.h>
  11. void SystemClock_Config(void)
  12. {
  13. RCC_OscInitTypeDef RCC_OscInitStruct = {0};
  14. RCC_ClkInitTypeDef RCC_ClkInitStruct = {0};
  15. /** Configure the main internal regulator output voltage
  16. */
  17. __HAL_PWR_VOLTAGESCALING_CONFIG(PWR_REGULATOR_VOLTAGE_SCALE1);
  18. /** Initializes the CPU, AHB and APB busses clocks
  19. */
  20. RCC_OscInitStruct.OscillatorType = RCC_OSCILLATORTYPE_MSI;
  21. RCC_OscInitStruct.MSIState = RCC_MSI_ON;
  22. RCC_OscInitStruct.MSICalibrationValue = RCC_MSICALIBRATION_DEFAULT;
  23. RCC_OscInitStruct.MSIClockRange = RCC_MSIRANGE_11;
  24. RCC_OscInitStruct.PLL.PLLState = RCC_PLL_NONE;
  25. if (HAL_RCC_OscConfig(&RCC_OscInitStruct) != HAL_OK)
  26. {
  27. Error_Handler();
  28. }
  29. /** Configure the SYSCLKSource, HCLK, PCLK1 and PCLK2 clocks dividers
  30. */
  31. RCC_ClkInitStruct.ClockType = RCC_CLOCKTYPE_HCLK3|RCC_CLOCKTYPE_HCLK
  32. |RCC_CLOCKTYPE_SYSCLK|RCC_CLOCKTYPE_PCLK1
  33. |RCC_CLOCKTYPE_PCLK2;
  34. RCC_ClkInitStruct.SYSCLKSource = RCC_SYSCLKSOURCE_MSI;
  35. RCC_ClkInitStruct.AHBCLKDivider = RCC_SYSCLK_DIV1;
  36. RCC_ClkInitStruct.APB1CLKDivider = RCC_HCLK_DIV1;
  37. RCC_ClkInitStruct.APB2CLKDivider = RCC_HCLK_DIV1;
  38. RCC_ClkInitStruct.AHBCLK3Divider = RCC_SYSCLK_DIV1;
  39. if (HAL_RCC_ClockConfig(&RCC_ClkInitStruct, FLASH_LATENCY_2) != HAL_OK)
  40. {
  41. Error_Handler();
  42. }
  43. }