mmu.h 4.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118
  1. /*
  2. * Copyright (c) 2006-2021, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2019-03-25 quanzhao the first version
  9. */
  10. #ifndef __MMU_H_
  11. #define __MMU_H_
  12. #include <rtthread.h>
  13. #include <mm_aspace.h>
  14. #define DESC_SEC (0x2)
  15. #define MEMWBWA ((1<<12)|(3<<2)) /* write back, write allocate */
  16. #define MEMWB (3<<2) /* write back, no write allocate */
  17. #define MEMWT (2<<2) /* write through, no write allocate */
  18. #define SHAREDEVICE (1<<2) /* shared device */
  19. #define STRONGORDER (0<<2) /* strong ordered */
  20. #define XN (1<<4) /* eXecute Never */
  21. #ifdef RT_USING_SMART
  22. #define AP_RW (1<<10) /* supervisor=RW, user=No */
  23. #define AP_RO ((1<<10) |(1 << 15)) /* supervisor=RW, user=No */
  24. #else
  25. #define AP_RW (3<<10) /* supervisor=RW, user=RW */
  26. #define AP_RO ((2<<10) /* supervisor=RW, user=RO */
  27. #endif
  28. #define SHARED (1<<16) /* shareable */
  29. #define DOMAIN_FAULT (0x0)
  30. #define DOMAIN_CHK (0x1)
  31. #define DOMAIN_NOTCHK (0x3)
  32. #define DOMAIN0 (0x0<<5)
  33. #define DOMAIN1 (0x1<<5)
  34. #define DOMAIN0_ATTR (DOMAIN_CHK<<0)
  35. #define DOMAIN1_ATTR (DOMAIN_FAULT<<2)
  36. /* device mapping type */
  37. #define DEVICE_MEM (SHARED|AP_RW|DOMAIN0|SHAREDEVICE|DESC_SEC|XN)
  38. /* normal memory mapping type */
  39. #define NORMAL_MEM (SHARED|AP_RW|DOMAIN0|MEMWBWA|DESC_SEC)
  40. #define STRONG_ORDER_MEM (SHARED|AP_RO|XN|DESC_SEC)
  41. struct mem_desc
  42. {
  43. rt_uint32_t vaddr_start;
  44. rt_uint32_t vaddr_end;
  45. rt_uint32_t paddr_start;
  46. rt_uint32_t attr;
  47. struct rt_varea varea;
  48. };
  49. #define MMU_MAP_MTBL_XN (1<<0)
  50. #define MMU_MAP_MTBL_A (1<<1)
  51. #define MMU_MAP_MTBL_B (1<<2)
  52. #define MMU_MAP_MTBL_C (1<<3)
  53. #define MMU_MAP_MTBL_AP01(x) (x<<4)
  54. #define MMU_MAP_MTBL_TEX(x) (x<<6)
  55. #define MMU_MAP_MTBL_AP2(x) (x<<9)
  56. #define MMU_MAP_MTBL_SHARE (1<<10)
  57. #define MMU_MAP_MTBL_NG(x) (x<<11)
  58. #define MMU_MAP_K_RO (MMU_MAP_MTBL_NG(0))|(MMU_MAP_MTBL_A|MMU_MAP_MTBL_AP2(1)|MMU_MAP_MTBL_AP01(1)|MMU_MAP_MTBL_TEX(0)|MMU_MAP_MTBL_C|MMU_MAP_MTBL_SHARE)
  59. #define MMU_MAP_K_RWCB (MMU_MAP_MTBL_NG(0))|(MMU_MAP_MTBL_A|MMU_MAP_MTBL_AP2(0)|MMU_MAP_MTBL_AP01(1)|MMU_MAP_MTBL_TEX(0)|MMU_MAP_MTBL_B|MMU_MAP_MTBL_C|MMU_MAP_MTBL_SHARE)
  60. #define MMU_MAP_K_RW (MMU_MAP_MTBL_NG(0))|(MMU_MAP_MTBL_A|MMU_MAP_MTBL_AP2(0)|MMU_MAP_MTBL_AP01(1)|MMU_MAP_MTBL_TEX(0)|MMU_MAP_MTBL_SHARE)
  61. #define MMU_MAP_K_DEVICE (MMU_MAP_MTBL_NG(0))|(MMU_MAP_MTBL_A|MMU_MAP_MTBL_AP2(0)|MMU_MAP_MTBL_AP01(1)|MMU_MAP_MTBL_TEX(0)|MMU_MAP_MTBL_B|MMU_MAP_MTBL_SHARE)
  62. #define MMU_MAP_U_RO (MMU_MAP_MTBL_NG(1))|(MMU_MAP_MTBL_A|MMU_MAP_MTBL_AP2(0)|MMU_MAP_MTBL_AP01(2)|MMU_MAP_MTBL_TEX(0)|MMU_MAP_MTBL_C|MMU_MAP_MTBL_SHARE)
  63. #define MMU_MAP_U_RWCB (MMU_MAP_MTBL_NG(1))|(MMU_MAP_MTBL_A|MMU_MAP_MTBL_AP2(0)|MMU_MAP_MTBL_AP01(3)|MMU_MAP_MTBL_TEX(0)|MMU_MAP_MTBL_B|MMU_MAP_MTBL_C|MMU_MAP_MTBL_SHARE)
  64. #define MMU_MAP_U_RW (MMU_MAP_MTBL_NG(1))|(MMU_MAP_MTBL_A|MMU_MAP_MTBL_AP2(0)|MMU_MAP_MTBL_AP01(3)|MMU_MAP_MTBL_TEX(0)|MMU_MAP_MTBL_SHARE)
  65. #define MMU_MAP_U_DEVICE (MMU_MAP_MTBL_NG(1))|(MMU_MAP_MTBL_A|MMU_MAP_MTBL_AP2(0)|MMU_MAP_MTBL_AP01(3)|MMU_MAP_MTBL_TEX(0)|MMU_MAP_MTBL_B|MMU_MAP_MTBL_SHARE)
  66. #define ARCH_SECTION_SHIFT 20
  67. #define ARCH_SECTION_SIZE (1 << ARCH_SECTION_SHIFT)
  68. #define ARCH_SECTION_MASK (ARCH_SECTION_SIZE - 1)
  69. #define ARCH_PAGE_SHIFT 12
  70. #define ARCH_PAGE_SIZE (1 << ARCH_PAGE_SHIFT)
  71. #define ARCH_PAGE_MASK (ARCH_PAGE_SIZE - 1)
  72. #define ARCH_PAGE_TBL_SHIFT 10
  73. #define ARCH_PAGE_TBL_SIZE (1 << ARCH_PAGE_TBL_SHIFT)
  74. #define ARCH_PAGE_TBL_MASK (ARCH_PAGE_TBL_SIZE - 1)
  75. #define ARCH_MMU_USED_MASK 3
  76. #define ARCH_TYPE_SUPERSECTION (1 << 18)
  77. #define ARCH_ADDRESS_WIDTH_BITS 32
  78. #define ARCH_VADDR_WIDTH 32
  79. /**
  80. * *info it's possible to map (-1ul & ~ARCH_PAGE_MASK) but a not aligned -1 is
  81. * never returned on a successful mapping
  82. */
  83. #define ARCH_MAP_FAILED ((void *)-1)
  84. int rt_hw_mmu_ioremap_init(struct rt_aspace *aspace, void *v_address, size_t size);
  85. void rt_hw_init_mmu_table(struct mem_desc *mdesc, rt_uint32_t size);
  86. void rt_hw_mmu_setup(struct rt_aspace *aspace, struct mem_desc *mdesc, int desc_nr);
  87. int rt_hw_mmu_map_init(struct rt_aspace *aspace, void *v_address, size_t size, size_t *vtable, size_t pv_off);
  88. void *rt_hw_mmu_map(struct rt_aspace *aspace, void *v_addr, void *p_addr, size_t size, size_t attr);
  89. void rt_hw_mmu_unmap(struct rt_aspace *aspace, void *v_addr, size_t size);
  90. void rt_hw_aspace_switch(struct rt_aspace *aspace);
  91. void rt_hw_mmu_switch(void *tbl);
  92. void *rt_hw_mmu_v2p(struct rt_aspace *aspace, void *vaddr);
  93. void rt_hw_mmu_kernel_map_init(struct rt_aspace *aspace, size_t vaddr_start, size_t size);
  94. void *rt_hw_mmu_tbl_get();
  95. int rt_hw_mmu_control(struct rt_aspace *aspace, void *vaddr, size_t size, enum rt_mmu_cntl cmd);
  96. #endif