start_gcc.S 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680
  1. /*
  2. * Copyright (c) 2006-2018, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2013-07-05 Bernard the first version
  9. * 2018-11-22 Jesven in the interrupt context, use rt_scheduler_do_irq_switch checks
  10. * and switches to a new thread
  11. */
  12. #include "rtconfig.h"
  13. .equ Mode_USR, 0x10
  14. .equ Mode_FIQ, 0x11
  15. .equ Mode_IRQ, 0x12
  16. .equ Mode_SVC, 0x13
  17. .equ Mode_ABT, 0x17
  18. .equ Mode_UND, 0x1B
  19. .equ Mode_SYS, 0x1F
  20. .equ I_Bit, 0x80 /* when I bit is set, IRQ is disabled */
  21. .equ F_Bit, 0x40 /* when F bit is set, FIQ is disabled */
  22. #ifdef RT_USING_SMART
  23. .data
  24. .align 14
  25. init_mtbl:
  26. .space 16*1024
  27. #endif
  28. .text
  29. /* reset entry */
  30. .globl _reset
  31. _reset:
  32. #ifdef ARCH_ARMV8
  33. /* Check for HYP mode */
  34. mrs r0, cpsr_all
  35. and r0, r0, #0x1F
  36. mov r8, #0x1A
  37. cmp r0, r8
  38. beq overHyped
  39. b continue
  40. overHyped: /* Get out of HYP mode */
  41. adr r1, continue
  42. msr ELR_hyp, r1
  43. mrs r1, cpsr_all
  44. and r1, r1, #0x1f /* CPSR_MODE_MASK */
  45. orr r1, r1, #0x13 /* CPSR_MODE_SUPERVISOR */
  46. msr SPSR_hyp, r1
  47. eret
  48. continue:
  49. #endif
  50. #ifdef SOC_BCM283x
  51. /* Suspend the other cpu cores */
  52. mrc p15, 0, r0, c0, c0, 5
  53. ands r0, #3
  54. bne _halt
  55. /* Disable IRQ & FIQ */
  56. cpsid if
  57. /* Check for HYP mode */
  58. mrs r0, cpsr_all
  59. and r0, r0, #0x1F
  60. mov r8, #0x1A
  61. cmp r0, r8
  62. beq overHyped
  63. b continue
  64. overHyped: /* Get out of HYP mode */
  65. adr r1, continue
  66. msr ELR_hyp, r1
  67. mrs r1, cpsr_all
  68. and r1, r1, #0x1f /* CPSR_MODE_MASK */
  69. orr r1, r1, #0x13 /* CPSR_MODE_SUPERVISOR */
  70. msr SPSR_hyp, r1
  71. eret
  72. continue:
  73. /* set the cpu to SVC32 mode and disable interrupt */
  74. mrs r0, cpsr
  75. bic r0, r0, #0x1f
  76. orr r0, r0, #0x13
  77. msr cpsr_c, r0
  78. #endif
  79. /* invalid tlb before enable mmu */
  80. mrc p15, 0, r0, c1, c0, 0
  81. bic r0, #1
  82. mcr p15, 0, r0, c1, c0, 0
  83. dsb
  84. isb
  85. mov r0, #0
  86. mcr p15, 0, r0, c8, c7, 0
  87. mcr p15, 0, r0, c7, c5, 0 /* iciallu */
  88. mcr p15, 0, r0, c7, c5, 6 /* bpiall */
  89. dsb
  90. isb
  91. #ifdef RT_USING_SMART
  92. /* load r5 with PV_OFFSET */
  93. ldr r7, =_reset
  94. adr r5, _reset
  95. sub r5, r5, r7
  96. mov r7, #0x100000
  97. sub r7, #1
  98. mvn r8, r7
  99. ldr r9, =KERNEL_VADDR_START
  100. ldr r6, =__bss_end
  101. add r6, r7
  102. and r6, r8 /* r6 end vaddr align up to 1M */
  103. sub r6, r9 /* r6 is size */
  104. ldr sp, =svc_stack_n_limit
  105. add sp, r5 /* use paddr */
  106. ldr r0, =init_mtbl
  107. add r0, r5
  108. mov r1, r6
  109. mov r2, r5
  110. bl init_mm_setup
  111. ldr lr, =after_enable_mmu
  112. ldr r0, =init_mtbl
  113. add r0, r5
  114. b enable_mmu
  115. after_enable_mmu:
  116. #endif
  117. #ifndef SOC_BCM283x
  118. /* set the cpu to SVC32 mode and disable interrupt */
  119. cps #Mode_SVC
  120. #endif
  121. #ifdef RT_USING_FPU
  122. mov r4, #0xfffffff
  123. mcr p15, 0, r4, c1, c0, 2
  124. #endif
  125. /* disable the data alignment check */
  126. mrc p15, 0, r1, c1, c0, 0
  127. bic r1, #(1<<1) /* Disable Alignment fault checking */
  128. #ifndef RT_USING_SMART
  129. bic r1, #(1<<0) /* Disable MMU */
  130. bic r1, #(1<<2) /* Disable data cache */
  131. bic r1, #(1<<11) /* Disable program flow prediction */
  132. bic r1, #(1<<12) /* Disable instruction cache */
  133. bic r1, #(3<<19) /* bit[20:19] must be zero */
  134. #endif /* RT_USING_SMART */
  135. mcr p15, 0, r1, c1, c0, 0
  136. /* enable I cache + branch prediction */
  137. mrc p15, 0, r0, c1, c0, 0
  138. orr r0, r0, #(1<<12)
  139. orr r0, r0, #(1<<11)
  140. mcr p15, 0, r0, c1, c0, 0
  141. /* setup stack */
  142. bl stack_setup
  143. /* clear .bss */
  144. mov r0,#0 /* get a zero */
  145. ldr r1,=__bss_start /* bss start */
  146. ldr r2,=__bss_end /* bss end */
  147. bss_loop:
  148. cmp r1,r2 /* check if data to clear */
  149. strlo r0,[r1],#4 /* clear 4 bytes */
  150. blo bss_loop /* loop until done */
  151. mov r0, r5
  152. bl rt_kmem_pvoff_set
  153. #ifdef RT_USING_SMP
  154. mrc p15, 0, r1, c1, c0, 1
  155. mov r0, #(1<<6)
  156. orr r1, r0
  157. mcr p15, 0, r1, c1, c0, 1 /* enable smp */
  158. #endif
  159. /**
  160. * void rt_hw_init_mmu_table(struct mem_desc *mdesc, rt_uint32_t size)
  161. * initialize the mmu table and enable mmu
  162. */
  163. ldr r0, =platform_mem_desc
  164. ldr r1, =platform_mem_desc_size
  165. ldr r1, [r1]
  166. bl rt_hw_init_mmu_table
  167. #ifdef RT_USING_SMART
  168. ldr r0, =MMUTable /* vaddr */
  169. add r0, r5 /* to paddr */
  170. bl rt_hw_mmu_switch
  171. #else
  172. bl rt_hw_mmu_init
  173. #endif
  174. /* start RT-Thread Kernel */
  175. ldr pc, _rtthread_startup
  176. _rtthread_startup:
  177. .word rtthread_startup
  178. stack_setup:
  179. #ifdef RT_USING_SMP
  180. /* cpu id */
  181. mrc p15, 0, r0, c0, c0, 5
  182. and r0, r0, #0xf
  183. add r0, r0, #1
  184. #else
  185. mov r0, #1
  186. #endif
  187. cps #Mode_UND
  188. ldr r1, =und_stack_n
  189. add sp, r1, r0, asl #12
  190. cps #Mode_IRQ
  191. ldr r1, =irq_stack_n
  192. add sp, r1, r0, asl #12
  193. cps #Mode_FIQ
  194. ldr r1, =irq_stack_n
  195. add sp, r1, r0, asl #12
  196. cps #Mode_ABT
  197. ldr r1, =abt_stack_n
  198. add sp, r1, r0, asl #12
  199. cps #Mode_SVC
  200. ldr r1, =svc_stack_n
  201. add sp, r1, r0, asl #12
  202. bx lr
  203. #ifdef RT_USING_SMART
  204. .align 2
  205. .global enable_mmu
  206. enable_mmu:
  207. orr r0, #0x18
  208. mcr p15, 0, r0, c2, c0, 0 /* ttbr0 */
  209. mov r0, #(1 << 5) /* PD1=1 */
  210. mcr p15, 0, r0, c2, c0, 2 /* ttbcr */
  211. mov r0, #1
  212. mcr p15, 0, r0, c3, c0, 0 /* dacr */
  213. /* invalid tlb before enable mmu */
  214. mov r0, #0
  215. mcr p15, 0, r0, c8, c7, 0
  216. mcr p15, 0, r0, c7, c5, 0 /* iciallu */
  217. mcr p15, 0, r0, c7, c5, 6 /* bpiall */
  218. mrc p15, 0, r0, c1, c0, 0
  219. orr r0, #((1 << 12) | (1 << 11)) /* instruction cache, branch prediction */
  220. orr r0, #((1 << 2) | (1 << 0)) /* data cache, mmu enable */
  221. mcr p15, 0, r0, c1, c0, 0
  222. dsb
  223. isb
  224. mov pc, lr
  225. .global rt_hw_set_process_id
  226. rt_hw_set_process_id:
  227. LSL r0, r0, #8
  228. MCR p15, 0, r0, c13, c0, 1
  229. mov pc, lr
  230. #endif
  231. .global rt_hw_mmu_switch
  232. rt_hw_mmu_switch:
  233. orr r0, #0x18
  234. mcr p15, 0, r0, c2, c0, 0 // ttbr0
  235. //invalid tlb
  236. mov r0, #0
  237. mcr p15, 0, r0, c8, c7, 0
  238. mcr p15, 0, r0, c7, c5, 0 //iciallu
  239. mcr p15, 0, r0, c7, c5, 6 //bpiall
  240. dsb
  241. isb
  242. mov pc, lr
  243. .global rt_hw_mmu_tbl_get
  244. rt_hw_mmu_tbl_get:
  245. mrc p15, 0, r0, c2, c0, 0 /* ttbr0 */
  246. bic r0, #0x18
  247. mov pc, lr
  248. _halt:
  249. wfe
  250. b _halt
  251. /* exception handlers: undef, swi, padt, dabt, resv, irq, fiq */
  252. .section .text.isr, "ax"
  253. .align 5
  254. .globl vector_fiq
  255. vector_fiq:
  256. stmfd sp!,{r0-r7,lr}
  257. bl rt_hw_trap_fiq
  258. ldmfd sp!,{r0-r7,lr}
  259. subs pc, lr, #4
  260. .globl rt_interrupt_enter
  261. .globl rt_interrupt_leave
  262. .globl rt_thread_switch_interrupt_flag
  263. .globl rt_interrupt_from_thread
  264. .globl rt_interrupt_to_thread
  265. .globl rt_current_thread
  266. .globl vmm_thread
  267. .globl vmm_virq_check
  268. .align 5
  269. .globl vector_irq
  270. vector_irq:
  271. #ifdef RT_USING_SMP
  272. clrex
  273. stmfd sp!, {r0, r1}
  274. cps #Mode_SVC
  275. mov r0, sp /* svc_sp */
  276. mov r1, lr /* svc_lr */
  277. cps #Mode_IRQ
  278. sub lr, #4
  279. stmfd r0!, {r1, lr} /* svc_lr, svc_pc */
  280. stmfd r0!, {r2 - r12}
  281. ldmfd sp!, {r1, r2} /* original r0, r1 */
  282. stmfd r0!, {r1 - r2}
  283. mrs r1, spsr /* original mode */
  284. stmfd r0!, {r1}
  285. #ifdef RT_USING_SMART
  286. stmfd r0, {r13, r14}^ /* usr_sp, usr_lr */
  287. sub r0, #8
  288. #endif
  289. #ifdef RT_USING_FPU
  290. /* fpu context */
  291. vmrs r6, fpexc
  292. tst r6, #(1<<30)
  293. beq 1f
  294. vstmdb r0!, {d0-d15}
  295. vstmdb r0!, {d16-d31}
  296. vmrs r5, fpscr
  297. stmfd r0!, {r5}
  298. 1:
  299. stmfd r0!, {r6}
  300. #endif
  301. /* now irq stack is clean */
  302. /* r0 is task svc_sp */
  303. /* backup r0 -> r8 */
  304. mov r8, r0
  305. cps #Mode_SVC
  306. mov sp, r8
  307. bl rt_interrupt_enter
  308. bl rt_hw_trap_irq
  309. bl rt_interrupt_leave
  310. mov r0, r8
  311. bl rt_scheduler_do_irq_switch
  312. b rt_hw_context_switch_exit
  313. #else
  314. stmfd sp!, {r0-r12,lr}
  315. bl rt_interrupt_enter
  316. bl rt_hw_trap_irq
  317. bl rt_interrupt_leave
  318. /* if rt_thread_switch_interrupt_flag set, jump to
  319. * rt_hw_context_switch_interrupt_do and don't return */
  320. ldr r0, =rt_thread_switch_interrupt_flag
  321. ldr r1, [r0]
  322. cmp r1, #1
  323. beq rt_hw_context_switch_interrupt_do
  324. #ifdef RT_USING_SMART
  325. ldmfd sp!, {r0-r12,lr}
  326. cps #Mode_SVC
  327. push {r0-r12}
  328. mov r7, lr
  329. cps #Mode_IRQ
  330. mrs r4, spsr
  331. sub r5, lr, #4
  332. cps #Mode_SVC
  333. and r6, r4, #0x1f
  334. cmp r6, #0x10
  335. bne 1f
  336. msr spsr_csxf, r4
  337. mov lr, r5
  338. pop {r0-r12}
  339. b arch_ret_to_user
  340. 1:
  341. mov lr, r7
  342. cps #Mode_IRQ
  343. msr spsr_csxf, r4
  344. mov lr, r5
  345. cps #Mode_SVC
  346. pop {r0-r12}
  347. cps #Mode_IRQ
  348. movs pc, lr
  349. #else
  350. ldmfd sp!, {r0-r12,lr}
  351. subs pc, lr, #4
  352. #endif
  353. rt_hw_context_switch_interrupt_do:
  354. mov r1, #0 /* clear flag */
  355. str r1, [r0]
  356. mov r1, sp /* r1 point to {r0-r3} in stack */
  357. add sp, sp, #4*4
  358. ldmfd sp!, {r4-r12,lr} /* reload saved registers */
  359. mrs r0, spsr /* get cpsr of interrupt thread */
  360. sub r2, lr, #4 /* save old task's pc to r2 */
  361. /* Switch to SVC mode with no interrupt. If the usr mode guest is
  362. * interrupted, this will just switch to the stack of kernel space.
  363. * save the registers in kernel space won't trigger data abort. */
  364. msr cpsr_c, #I_Bit|F_Bit|Mode_SVC
  365. stmfd sp!, {r2} /* push old task's pc */
  366. stmfd sp!, {r4-r12,lr} /* push old task's lr,r12-r4 */
  367. ldmfd r1, {r1-r4} /* restore r0-r3 of the interrupt thread */
  368. stmfd sp!, {r1-r4} /* push old task's r0-r3 */
  369. stmfd sp!, {r0} /* push old task's cpsr */
  370. #ifdef RT_USING_SMART
  371. stmfd sp, {r13, r14}^ /*push usr_sp, usr_lr */
  372. sub sp, #8
  373. #endif
  374. #ifdef RT_USING_FPU
  375. /* fpu context */
  376. vmrs r6, fpexc
  377. tst r6, #(1<<30)
  378. beq 1f
  379. vstmdb sp!, {d0-d15}
  380. vstmdb sp!, {d16-d31}
  381. vmrs r5, fpscr
  382. stmfd sp!, {r5}
  383. 1:
  384. stmfd sp!, {r6}
  385. #endif
  386. ldr r4, =rt_interrupt_from_thread
  387. ldr r5, [r4]
  388. str sp, [r5] /* store sp in preempted tasks's TCB */
  389. ldr r6, =rt_interrupt_to_thread
  390. ldr r6, [r6]
  391. ldr sp, [r6] /* get new task's stack pointer */
  392. bl rt_thread_self
  393. #ifdef RT_USING_SMART
  394. mov r4, r0
  395. bl lwp_aspace_switch
  396. mov r0, r4
  397. bl lwp_user_setting_restore
  398. #endif
  399. #ifdef RT_USING_FPU
  400. /* fpu context */
  401. ldmfd sp!, {r6}
  402. vmsr fpexc, r6
  403. tst r6, #(1<<30)
  404. beq 1f
  405. ldmfd sp!, {r5}
  406. vmsr fpscr, r5
  407. vldmia sp!, {d16-d31}
  408. vldmia sp!, {d0-d15}
  409. 1:
  410. #endif
  411. #ifdef RT_USING_SMART
  412. ldmfd sp, {r13, r14}^ /*pop usr_sp, usr_lr */
  413. add sp, #8
  414. #endif
  415. ldmfd sp!, {r4} /* pop new task's cpsr to spsr */
  416. msr spsr_cxsf, r4
  417. #ifdef RT_USING_SMART
  418. and r4, #0x1f
  419. cmp r4, #0x10
  420. bne 1f
  421. ldmfd sp!, {r0-r12,lr}
  422. ldmfd sp!, {lr}
  423. b arch_ret_to_user
  424. 1:
  425. #endif
  426. /* pop new task's r0-r12,lr & pc, copy spsr to cpsr */
  427. ldmfd sp!, {r0-r12,lr,pc}^
  428. #endif
  429. .macro push_svc_reg
  430. sub sp, sp, #17 * 4 /* Sizeof(struct rt_hw_exp_stack) */
  431. stmia sp, {r0 - r12} /* Calling r0-r12 */
  432. mov r0, sp
  433. add sp, sp, #17 * 4
  434. mrs r6, spsr /* Save CPSR */
  435. str lr, [r0, #15*4] /* Push PC */
  436. str r6, [r0, #16*4] /* Push CPSR */
  437. and r1, r6, #0x1f
  438. cmp r1, #0x10
  439. cps #Mode_SYS
  440. streq sp, [r0, #13*4] /* Save calling SP */
  441. streq lr, [r0, #14*4] /* Save calling PC */
  442. cps #Mode_SVC
  443. strne sp, [r0, #13*4] /* Save calling SP */
  444. strne lr, [r0, #14*4] /* Save calling PC */
  445. .endm
  446. .align 5
  447. .weak vector_swi
  448. vector_swi:
  449. push_svc_reg
  450. bl rt_hw_trap_swi
  451. b .
  452. .align 5
  453. .globl vector_undef
  454. vector_undef:
  455. push_svc_reg
  456. bl rt_hw_trap_undef
  457. cps #Mode_UND
  458. #ifdef RT_USING_FPU
  459. sub sp, sp, #17 * 4
  460. ldr lr, [sp, #15*4]
  461. ldmia sp, {r0 - r12}
  462. add sp, sp, #17 * 4
  463. movs pc, lr
  464. #endif
  465. b .
  466. .align 5
  467. .globl vector_pabt
  468. vector_pabt:
  469. push_svc_reg
  470. #ifdef RT_USING_SMART
  471. /* cp Mode_ABT stack to SVC */
  472. sub sp, sp, #17 * 4 /* Sizeof(struct rt_hw_exp_stack) */
  473. mov lr, r0
  474. ldmia lr, {r0 - r12}
  475. stmia sp, {r0 - r12}
  476. add r1, lr, #13 * 4
  477. add r2, sp, #13 * 4
  478. ldmia r1, {r4 - r7}
  479. stmia r2, {r4 - r7}
  480. mov r0, sp
  481. bl rt_hw_trap_pabt
  482. /* return to user */
  483. ldr lr, [sp, #16*4] /* orign spsr */
  484. msr spsr_cxsf, lr
  485. ldr lr, [sp, #15*4] /* orign pc */
  486. ldmia sp, {r0 - r12}
  487. add sp, #17 * 4
  488. b arch_ret_to_user
  489. #else
  490. bl rt_hw_trap_pabt
  491. b .
  492. #endif
  493. .align 5
  494. .globl vector_dabt
  495. vector_dabt:
  496. push_svc_reg
  497. #ifdef RT_USING_SMART
  498. /* cp Mode_ABT stack to SVC */
  499. sub sp, sp, #17 * 4 /* Sizeof(struct rt_hw_exp_stack) */
  500. mov lr, r0
  501. ldmia lr, {r0 - r12}
  502. stmia sp, {r0 - r12}
  503. add r1, lr, #13 * 4
  504. add r2, sp, #13 * 4
  505. ldmia r1, {r4 - r7}
  506. stmia r2, {r4 - r7}
  507. mov r0, sp
  508. bl rt_hw_trap_dabt
  509. /* return to user */
  510. ldr lr, [sp, #16*4] /* orign spsr */
  511. msr spsr_cxsf, lr
  512. ldr lr, [sp, #15*4] /* orign pc */
  513. ldmia sp, {r0 - r12}
  514. add sp, #17 * 4
  515. b arch_ret_to_user
  516. #else
  517. bl rt_hw_trap_dabt
  518. b .
  519. #endif
  520. .align 5
  521. .globl vector_resv
  522. vector_resv:
  523. push_svc_reg
  524. bl rt_hw_trap_resv
  525. b .
  526. .global rt_hw_clz
  527. rt_hw_clz:
  528. clz r0, r0
  529. bx lr
  530. #ifdef RT_USING_SMP
  531. .global rt_secondary_cpu_entry
  532. rt_secondary_cpu_entry:
  533. #ifdef RT_USING_SMART
  534. ldr r0, =_reset
  535. adr r5, _reset
  536. sub r5, r5, r0
  537. ldr lr, =after_enable_mmu_n
  538. ldr r0, =init_mtbl
  539. add r0, r5
  540. b enable_mmu
  541. after_enable_mmu_n:
  542. ldr r0, =MMUTable
  543. add r0, r5
  544. bl rt_hw_mmu_switch
  545. #endif
  546. #ifdef RT_USING_FPU
  547. mov r4, #0xfffffff
  548. mcr p15, 0, r4, c1, c0, 2
  549. #endif
  550. mrc p15, 0, r1, c1, c0, 1
  551. mov r0, #(1<<6)
  552. orr r1, r0
  553. mcr p15, 0, r1, c1, c0, 1 /* enable smp */
  554. mrc p15, 0, r0, c1, c0, 0
  555. bic r0, #(1<<13)
  556. mcr p15, 0, r0, c1, c0, 0
  557. bl stack_setup
  558. /* initialize the mmu table and enable mmu */
  559. #ifndef RT_USING_SMART
  560. bl rt_hw_mmu_init
  561. #endif
  562. b rt_hw_secondary_cpu_bsp_start
  563. #endif
  564. #ifndef RT_CPUS_NR
  565. #define RT_CPUS_NR 1
  566. #endif
  567. .bss
  568. .align 3 /* align to 2~3=8 */
  569. svc_stack_n:
  570. .space (RT_CPUS_NR << 12)
  571. svc_stack_n_limit:
  572. irq_stack_n:
  573. .space (RT_CPUS_NR << 12)
  574. und_stack_n:
  575. .space (RT_CPUS_NR << 12)
  576. abt_stack_n:
  577. .space (RT_CPUS_NR << 12)