riscv_mmu.h 3.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111
  1. /*
  2. * Copyright (c) 2006-2021, RT-Thread Development Team
  3. *
  4. * SPDX-License-Identifier: Apache-2.0
  5. *
  6. * Change Logs:
  7. * Date Author Notes
  8. * 2021-01-30 lizhirui first version
  9. * 2021-05-03 lizhirui porting to c906
  10. */
  11. #ifndef __RISCV_MMU_H__
  12. #define __RISCV_MMU_H__
  13. #include <rtthread.h>
  14. #include <rthw.h>
  15. #include "riscv.h"
  16. #undef PAGE_SIZE
  17. /* C-SKY extend */
  18. #define PTE_SEC (1UL << 59) /* Security */
  19. #define PTE_SHARE (1UL << 60) /* Shareable */
  20. #define PTE_BUF (1UL << 61) /* Bufferable */
  21. #define PTE_CACHE (1UL << 62) /* Cacheable */
  22. #define PTE_SO (1UL << 63) /* Strong Order */
  23. #define PAGE_OFFSET_SHIFT 0
  24. #define PAGE_OFFSET_BIT 12
  25. #define PAGE_SIZE __SIZE(PAGE_OFFSET_BIT)
  26. #define PAGE_OFFSET_MASK __MASK(PAGE_OFFSET_BIT)
  27. #define VPN0_SHIFT (PAGE_OFFSET_SHIFT + PAGE_OFFSET_BIT)
  28. #define VPN0_BIT 9
  29. #define VPN1_SHIFT (VPN0_SHIFT + VPN0_BIT)
  30. #define VPN1_BIT 9
  31. #define VPN2_SHIFT (VPN1_SHIFT + VPN1_BIT)
  32. #define VPN2_BIT 9
  33. #define PPN0_SHIFT (PAGE_OFFSET_SHIFT + PAGE_OFFSET_BIT)
  34. #define PPN0_BIT 9
  35. #define PPN1_SHIFT (PPN0_SHIFT + PPN0_BIT)
  36. #define PPN1_BIT 9
  37. #define PPN2_SHIFT (PPN1_SHIFT + PPN1_BIT)
  38. #define PPN2_BIT 26
  39. #define L1_PAGE_SIZE __SIZE(PAGE_OFFSET_BIT + VPN0_BIT + VPN1_BIT)
  40. #define L2_PAGE_SIZE __SIZE(PAGE_OFFSET_BIT + VPN0_BIT)
  41. #define L3_PAGE_SIZE __SIZE(PAGE_OFFSET_BIT)
  42. #define ARCH_ADDRESS_WIDTH_BITS 64
  43. #define PHYSICAL_ADDRESS_WIDTH_BITS 56
  44. #define PAGE_ATTR_NEXT_LEVEL (0)
  45. #define PAGE_ATTR_RWX (PTE_X | PTE_W | PTE_R)
  46. #define PAGE_ATTR_READONLY (PTE_R)
  47. #define PAGE_ATTR_XN (PTE_W | PTE_R)
  48. #define PAGE_ATTR_READEXECUTE (PTE_X | PTE_R)
  49. #define PAGE_ATTR_USER (PTE_U)
  50. #define PAGE_ATTR_SYSTEM (0)
  51. #define PAGE_ATTR_CB (PTE_BUF | PTE_CACHE)
  52. #define PAGE_ATTR_DEV (PTE_SO)
  53. #define PAGE_DEFAULT_ATTR_LEAF (PTE_SHARE | PTE_BUF | PTE_CACHE | PTE_A | PTE_D | PTE_U | PAGE_ATTR_RWX | PTE_V)
  54. #define PAGE_DEFAULT_ATTR_NEXT (PTE_SHARE | PTE_BUF | PTE_CACHE | PTE_A | PTE_D | PTE_V)
  55. #define PAGE_IS_LEAF(pte) __MASKVALUE(pte, PAGE_ATTR_RWX)
  56. #define PTE_USED(pte) __MASKVALUE(pte, PTE_V)
  57. #define PTE_WRAP(attr) (attr | PTE_A | PTE_D)
  58. /**
  59. * encoding of SATP (Supervisor Address Translation and Protection register)
  60. */
  61. #define SATP_MODE_OFFSET 60
  62. #define SATP_MODE_BARE 0
  63. #define SATP_MODE_SV39 8
  64. #define SATP_MODE_SV48 9
  65. #define SATP_MODE_SV57 10
  66. #define SATP_MODE_SV64 11
  67. #define PPN_BITS 44
  68. #define ARCH_VADDR_WIDTH 39
  69. #define SATP_MODE SATP_MODE_SV39
  70. #define MMU_MAP_K_DEVICE PTE_WRAP(PAGE_ATTR_DEV | PTE_G | PAGE_ATTR_XN | PTE_V)
  71. #define MMU_MAP_K_RWCB PTE_WRAP(PAGE_ATTR_CB | PTE_G | PAGE_ATTR_RWX | PTE_V)
  72. #define MMU_MAP_K_RW PTE_WRAP(PTE_G | PAGE_ATTR_RWX | PTE_V)
  73. #define MMU_MAP_U_RWCB PTE_WRAP(PAGE_ATTR_CB | PTE_U | PAGE_ATTR_RWX | PTE_V)
  74. #define MMU_MAP_U_RWCB_XN PTE_WRAP(PAGE_ATTR_CB | PTE_U | PAGE_ATTR_XN | PTE_V)
  75. #define MMU_MAP_U_RW PTE_WRAP(PTE_U | PAGE_ATTR_RWX | PTE_V)
  76. #define PTE_XWR_MASK 0xe
  77. #define ARCH_PAGE_SIZE PAGE_SIZE
  78. #define ARCH_PAGE_MASK (ARCH_PAGE_SIZE - 1)
  79. #define ARCH_PAGE_SHIFT PAGE_OFFSET_BIT
  80. #define ARCH_INDEX_WIDTH 9
  81. #define ARCH_INDEX_SIZE (1ul << ARCH_INDEX_WIDTH)
  82. #define ARCH_INDEX_MASK (ARCH_INDEX_SIZE - 1)
  83. #define ARCH_MAP_FAILED ((void *)0x8000000000000000)
  84. void mmu_set_pagetable(rt_ubase_t addr);
  85. void mmu_enable_user_page_access();
  86. void mmu_disable_user_page_access();
  87. #endif